summaryrefslogtreecommitdiffstats
path: root/src/mainboard
diff options
context:
space:
mode:
authorMario Scheithauer <mario.scheithauer@siemens.com>2023-04-04 13:35:38 +0200
committerFelix Held <felix-coreboot@felixheld.de>2023-04-26 12:08:07 +0000
commit26ad42572862ca7dbcc541c60d579e14d69a0980 (patch)
tree88f6f8e727871ab0114663c304ad3eec3721c273 /src/mainboard
parentae5852bd7b0f597816b36e36d6c4d9cfe03f1af1 (diff)
downloadcoreboot-26ad42572862ca7dbcc541c60d579e14d69a0980.tar.gz
coreboot-26ad42572862ca7dbcc541c60d579e14d69a0980.tar.bz2
coreboot-26ad42572862ca7dbcc541c60d579e14d69a0980.zip
mb/siemens/mc_ehl4: Change NC FPGA PCIe RP connection for POST codes
Since mc_ehl4 was only a copy of mc_ehl1 in a first step, the default value of the Kconfig switch EARLY_PCI_BRIDGE_FUNCTION must be set to '0'. On this mainboard NC FPGA is connected to PCIe root port #1 (00:1c.0). Change-Id: I15035523d8575d486c3f2d0ffe3916712ee89d7d Signed-off-by: Mario Scheithauer <mario.scheithauer@siemens.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/74650 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Werner Zeh <werner.zeh@siemens.com>
Diffstat (limited to 'src/mainboard')
-rw-r--r--src/mainboard/siemens/mc_ehl/variants/mc_ehl4/Kconfig2
1 files changed, 1 insertions, 1 deletions
diff --git a/src/mainboard/siemens/mc_ehl/variants/mc_ehl4/Kconfig b/src/mainboard/siemens/mc_ehl/variants/mc_ehl4/Kconfig
index ee725cc71bc0..21789d7b8e85 100644
--- a/src/mainboard/siemens/mc_ehl/variants/mc_ehl4/Kconfig
+++ b/src/mainboard/siemens/mc_ehl/variants/mc_ehl4/Kconfig
@@ -22,7 +22,7 @@ config EARLY_PCI_BRIDGE_DEVICE
config EARLY_PCI_BRIDGE_FUNCTION
hex
depends on NC_FPGA_POST_CODE
- default 0x2
+ default 0x0
config EARLY_PCI_MMIO_BASE
hex