summaryrefslogtreecommitdiffstats
path: root/src/soc/rockchip/rk3288/include/soc/clock.h
diff options
context:
space:
mode:
authorDavid Hendricks <dhendrix@chromium.org>2015-09-25 15:17:27 -0700
committerPatrick Georgi <pgeorgi@google.com>2015-10-25 07:31:47 +0100
commit4a14dc2fd9e1f6de017f3eb436d74702078a106c (patch)
treea50228ca8a0920abb86cfe6d50a33c6d864bab14 /src/soc/rockchip/rk3288/include/soc/clock.h
parentccecd457df8c93531333bde66bd5d304970a9947 (diff)
downloadcoreboot-4a14dc2fd9e1f6de017f3eb436d74702078a106c.tar.gz
coreboot-4a14dc2fd9e1f6de017f3eb436d74702078a106c.tar.bz2
coreboot-4a14dc2fd9e1f6de017f3eb436d74702078a106c.zip
rockchip/rk3288: Add 1416MHz as an option for RK3288 APLL
BUG=chrome-os-partner:42054 BRANCH=none TEST=tested with subsequent patch Change-Id: I92d67ff4b706c16677661ead1edd5c190ccc6d95 Signed-off-by: Patrick Georgi <pgeorgi@chromium.org> Original-Commit-Id: dced0fcbc35457d7326d590948ce5fe098a5e735 Original-Signed-off-by: David Hendricks <dhendrix@chromium.org> Original-Change-Id: I7b29c647380046ac41a290b19fdfba186bcb2127 Original-Reviewed-on: https://chromium-review.googlesource.com/302632 Reviewed-on: http://review.coreboot.org/12136 Tested-by: build bot (Jenkins) Reviewed-by: David Hendricks <dhendrix@chromium.org>
Diffstat (limited to 'src/soc/rockchip/rk3288/include/soc/clock.h')
-rw-r--r--src/soc/rockchip/rk3288/include/soc/clock.h1
1 files changed, 1 insertions, 0 deletions
diff --git a/src/soc/rockchip/rk3288/include/soc/clock.h b/src/soc/rockchip/rk3288/include/soc/clock.h
index 995f4e51c236..39842a176c9f 100644
--- a/src/soc/rockchip/rk3288/include/soc/clock.h
+++ b/src/soc/rockchip/rk3288/include/soc/clock.h
@@ -30,6 +30,7 @@
enum apll_frequencies {
APLL_1800_MHZ,
+ APLL_1416_MHZ,
APLL_1392_MHZ,
APLL_600_MHZ,
};