summaryrefslogtreecommitdiffstats
path: root/src
diff options
context:
space:
mode:
authorAngel Pons <th3fanbus@gmail.com>2021-06-25 10:09:35 +0200
committerWerner Zeh <werner.zeh@siemens.com>2021-06-28 04:16:48 +0000
commitf585c6eeeafb575cc64452d8519a172ffb4ffc8b (patch)
tree352be415388c8f1baa98b3f5641f2f6f05f19260 /src
parentc44ffc30846fdfa7cf814316d24dfecd2c22b0ae (diff)
downloadcoreboot-f585c6eeeafb575cc64452d8519a172ffb4ffc8b.tar.gz
coreboot-f585c6eeeafb575cc64452d8519a172ffb4ffc8b.tar.bz2
coreboot-f585c6eeeafb575cc64452d8519a172ffb4ffc8b.zip
soc/intel: Drop casts around `soc_read_pmc_base()`
The `soc_read_pmc_base()` function returns an `uintptr_t`, which is then casted to a pointer type for use with `read32()` and/or `write32()`. But since commit b324df6a540d154cc9267c0398654f9142aae052 (arch/x86: Provide readXp/writeXp helpers in arch/mmio.h), the `read32p()` and `write32p()` functions live in `arch/mmio.h`. These functions use the `uintptr_t type for the address parameter instead of a pointer type, and using them with the `soc_read_pmc_base()` function allows dropping the casts to pointer. Change-Id: Iaf16e6f23d139e6f79360d9a29576406b7b15b07 Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/55840 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org> Reviewed-by: Subrata Banik <subrata.banik@intel.com>
Diffstat (limited to 'src')
-rw-r--r--src/soc/intel/alderlake/acpi.c2
-rw-r--r--src/soc/intel/apollolake/acpi.c6
-rw-r--r--src/soc/intel/apollolake/pmc.c4
-rw-r--r--src/soc/intel/apollolake/pmutil.c6
-rw-r--r--src/soc/intel/cannonlake/acpi.c3
-rw-r--r--src/soc/intel/common/block/pmc/pmclib.c10
-rw-r--r--src/soc/intel/elkhartlake/acpi.c3
-rw-r--r--src/soc/intel/icelake/acpi.c3
-rw-r--r--src/soc/intel/jasperlake/acpi.c3
-rw-r--r--src/soc/intel/tigerlake/acpi.c3
10 files changed, 18 insertions, 25 deletions
diff --git a/src/soc/intel/alderlake/acpi.c b/src/soc/intel/alderlake/acpi.c
index 1f49719979be..b28ec124838d 100644
--- a/src/soc/intel/alderlake/acpi.c
+++ b/src/soc/intel/alderlake/acpi.c
@@ -167,7 +167,7 @@ void soc_fill_fadt(acpi_fadt_t *fadt)
uint32_t soc_read_sci_irq_select(void)
{
- return read32((void *)soc_read_pmc_base() + IRQ_REG);
+ return read32p(soc_read_pmc_base() + IRQ_REG);
}
static unsigned long soc_fill_dmar(unsigned long current)
diff --git a/src/soc/intel/apollolake/acpi.c b/src/soc/intel/apollolake/acpi.c
index ae202456a015..a28894f044df 100644
--- a/src/soc/intel/apollolake/acpi.c
+++ b/src/soc/intel/apollolake/acpi.c
@@ -54,14 +54,12 @@ static acpi_cstate_t cstate_map[] = {
uint32_t soc_read_sci_irq_select(void)
{
- uintptr_t pmc_bar = soc_read_pmc_base();
- return read32((void *)pmc_bar + IRQ_REG);
+ return read32p(soc_read_pmc_base() + IRQ_REG);
}
void soc_write_sci_irq_select(uint32_t scis)
{
- uintptr_t pmc_bar = soc_read_pmc_base();
- write32((void *)pmc_bar + IRQ_REG, scis);
+ write32p(soc_read_pmc_base() + IRQ_REG, scis);
}
acpi_cstate_t *soc_get_cstate_map(size_t *entries)
diff --git a/src/soc/intel/apollolake/pmc.c b/src/soc/intel/apollolake/pmc.c
index 4cc7670b59bf..959fb5371049 100644
--- a/src/soc/intel/apollolake/pmc.c
+++ b/src/soc/intel/apollolake/pmc.c
@@ -71,10 +71,10 @@ static void set_slp_s3_assertion_width(int width_usecs)
uintptr_t gen_pmcon3 = soc_read_pmc_base() + GEN_PMCON3;
int setting = choose_slp_s3_assertion_width(width_usecs);
- reg = read32((void *)gen_pmcon3);
+ reg = read32p(gen_pmcon3);
reg &= ~SLP_S3_ASSERT_MASK;
reg |= setting << SLP_S3_ASSERT_WIDTH_SHIFT;
- write32((void *)gen_pmcon3, reg);
+ write32p(gen_pmcon3, reg);
}
void pmc_soc_init(struct device *dev)
diff --git a/src/soc/intel/apollolake/pmutil.c b/src/soc/intel/apollolake/pmutil.c
index 891c876c8369..06c2d63729ae 100644
--- a/src/soc/intel/apollolake/pmutil.c
+++ b/src/soc/intel/apollolake/pmutil.c
@@ -227,13 +227,13 @@ uint16_t get_pmbase(void)
void pmc_soc_set_afterg3_en(const bool on)
{
- void *const gen_pmcon1 = (void *)(soc_read_pmc_base() + GEN_PMCON1);
+ const uintptr_t gen_pmcon1 = soc_read_pmc_base() + GEN_PMCON1;
uint32_t reg32;
- reg32 = read32(gen_pmcon1);
+ reg32 = read32p(gen_pmcon1);
if (on)
reg32 &= ~SLEEP_AFTER_POWER_FAIL;
else
reg32 |= SLEEP_AFTER_POWER_FAIL;
- write32(gen_pmcon1, reg32);
+ write32p(gen_pmcon1, reg32);
}
diff --git a/src/soc/intel/cannonlake/acpi.c b/src/soc/intel/cannonlake/acpi.c
index 0bc4e63b6c65..70951205e122 100644
--- a/src/soc/intel/cannonlake/acpi.c
+++ b/src/soc/intel/cannonlake/acpi.c
@@ -166,8 +166,7 @@ void soc_fill_fadt(acpi_fadt_t *fadt)
}
uint32_t soc_read_sci_irq_select(void)
{
- uintptr_t pmc_bar = soc_read_pmc_base();
- return read32((void *)pmc_bar + IRQ_REG);
+ return read32p(soc_read_pmc_base() + IRQ_REG);
}
void soc_fill_gnvs(struct global_nvs *gnvs)
diff --git a/src/soc/intel/common/block/pmc/pmclib.c b/src/soc/intel/common/block/pmc/pmclib.c
index d3a21a17fd2c..a5f2dca55066 100644
--- a/src/soc/intel/common/block/pmc/pmclib.c
+++ b/src/soc/intel/common/block/pmc/pmclib.c
@@ -368,8 +368,8 @@ void pmc_clear_prsts(void)
/* Read PMC base address from soc */
pmc_bar = soc_read_pmc_base();
- prsts = read32((void *)(pmc_bar + PRSTS));
- write32((void *)(pmc_bar + PRSTS), prsts);
+ prsts = read32p(pmc_bar + PRSTS);
+ write32p(pmc_bar + PRSTS, prsts);
soc_clear_pm_registers(pmc_bar);
}
@@ -559,7 +559,7 @@ void pmc_gpe_init(void)
*/
if (dw0 == dw1 || dw1 == dw2) {
printk(BIOS_INFO, "PMC: Using default GPE route.\n");
- gpio_cfg = read32((void *)pmc_bar + GPIO_GPE_CFG);
+ gpio_cfg = read32p(pmc_bar + GPIO_GPE_CFG);
dw0 = (gpio_cfg >> GPE0_DW_SHIFT(0)) & GPE0_DWX_MASK;
dw1 = (gpio_cfg >> GPE0_DW_SHIFT(1)) & GPE0_DWX_MASK;
@@ -570,10 +570,10 @@ void pmc_gpe_init(void)
gpio_cfg |= (uint32_t) dw2 << GPE0_DW_SHIFT(2);
}
- gpio_cfg_reg = read32((void *)pmc_bar + GPIO_GPE_CFG) & ~gpio_cfg_mask;
+ gpio_cfg_reg = read32p(pmc_bar + GPIO_GPE_CFG) & ~gpio_cfg_mask;
gpio_cfg_reg |= gpio_cfg & gpio_cfg_mask;
- write32((void *)pmc_bar + GPIO_GPE_CFG, gpio_cfg_reg);
+ write32p(pmc_bar + GPIO_GPE_CFG, gpio_cfg_reg);
/* Set the routes in the GPIO communities as well. */
gpio_route_gpe(dw0, dw1, dw2);
diff --git a/src/soc/intel/elkhartlake/acpi.c b/src/soc/intel/elkhartlake/acpi.c
index ed0421fb56be..3a00c46a0ca7 100644
--- a/src/soc/intel/elkhartlake/acpi.c
+++ b/src/soc/intel/elkhartlake/acpi.c
@@ -171,8 +171,7 @@ void soc_fill_fadt(acpi_fadt_t *fadt)
uint32_t soc_read_sci_irq_select(void)
{
- uintptr_t pmc_bar = soc_read_pmc_base();
- return read32((void *)pmc_bar + IRQ_REG);
+ return read32p(soc_read_pmc_base() + IRQ_REG);
}
static unsigned long soc_fill_dmar(unsigned long current)
diff --git a/src/soc/intel/icelake/acpi.c b/src/soc/intel/icelake/acpi.c
index 67c43e246769..cac21382005b 100644
--- a/src/soc/intel/icelake/acpi.c
+++ b/src/soc/intel/icelake/acpi.c
@@ -162,8 +162,7 @@ void soc_fill_fadt(acpi_fadt_t *fadt)
}
uint32_t soc_read_sci_irq_select(void)
{
- uintptr_t pmc_bar = soc_read_pmc_base();
- return read32((void *)pmc_bar + IRQ_REG);
+ return read32p(soc_read_pmc_base() + IRQ_REG);
}
void soc_fill_gnvs(struct global_nvs *gnvs)
diff --git a/src/soc/intel/jasperlake/acpi.c b/src/soc/intel/jasperlake/acpi.c
index 41e2f82d7c5b..b4efddba0c59 100644
--- a/src/soc/intel/jasperlake/acpi.c
+++ b/src/soc/intel/jasperlake/acpi.c
@@ -166,8 +166,7 @@ void soc_fill_fadt(acpi_fadt_t *fadt)
uint32_t soc_read_sci_irq_select(void)
{
- uintptr_t pmc_bar = soc_read_pmc_base();
- return read32((void *)pmc_bar + IRQ_REG);
+ return read32p(soc_read_pmc_base() + IRQ_REG);
}
static unsigned long soc_fill_dmar(unsigned long current)
diff --git a/src/soc/intel/tigerlake/acpi.c b/src/soc/intel/tigerlake/acpi.c
index e8d665c32241..1a8ccb9e93cc 100644
--- a/src/soc/intel/tigerlake/acpi.c
+++ b/src/soc/intel/tigerlake/acpi.c
@@ -166,8 +166,7 @@ void soc_fill_fadt(acpi_fadt_t *fadt)
uint32_t soc_read_sci_irq_select(void)
{
- uintptr_t pmc_bar = soc_read_pmc_base();
- return read32((void *)pmc_bar + IRQ_REG);
+ return read32p(soc_read_pmc_base() + IRQ_REG);
}
static unsigned long soc_fill_dmar(unsigned long current)