/* SPDX-License-Identifier: GPL-2.0-only */ /* DefinitionBlock Statement */ #include DefinitionBlock ( "DSDT.AML", /* Output filename */ "DSDT", /* Signature */ 0x02, /* DSDT Revision, needs to be 2 for 64bit */ OEM_ID, ACPI_TABLE_CREATOR, 0x00010001 /* OEM Revision */ ) { /* Start of ASL file */ /* #include */ /* Include global debug methods if needed */ /* Globals for the platform */ #include "acpi/mainboard.asl" /* Describe the USB Overcurrent pins */ #include "acpi/usb_oc.asl" /* PCI IRQ mapping for the Southbridge */ #include /* Describe the processor tree (\_SB) */ #include /* Contains the supported sleep states for this chipset */ #include /* Contains the Sleep methods (WAK, PTS, GTS, etc.) */ #include "acpi/sleep.asl" /* System Bus */ Scope(\_SB) { /* Start \_SB scope */ /* global utility methods expected within the \_SB scope */ #include /* Describe IRQ Routing mapping for this platform (within the \_SB scope) */ #include "acpi/routing.asl" Device(PWRB) { Name(_HID, EISAID("PNP0C0C")) Name(_UID, 0xAA) Name(_PRW, Package () {3, 0x04}) Name(_STA, 0x0B) } Device(PCI0) { /* Describe the AMD Northbridge */ #include /* Describe the AMD Fusion Controller Hub Southbridge */ #include } /* Describe PCI INT[A-H] for the Southbridge */ #include } /* End \_SB scope */ /* Describe SMBUS for the Southbridge */ #include /* Define the General Purpose Events for the platform */ #include "acpi/gpe.asl" /* Define the System Indicators for the platform */ #include "acpi/si.asl" } /* End of ASL file */