/* SPDX-License-Identifier: GPL-2.0-only */ /* * This file is created based on Intel Alder Lake Processor PCH Datasheet * Document number: 621483 * Chapter number: 4, 29 */ #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #define CAMERA1_CLK 0x8000 /* Camera 1 Clock */ #define CAMERA2_CLK 0x8080 /* Camera 2 Clock */ #define CAM_CLK_EN (1 << 1) #define MIPI_CLK (1 << 0) #define HDPLL_CLK (0 << 0) static void pch_enable_isclk(void) { pcr_or32(PID_ISCLK, CAMERA1_CLK, CAM_CLK_EN | MIPI_CLK); pcr_or32(PID_ISCLK, CAMERA2_CLK, CAM_CLK_EN | MIPI_CLK); } static void pch_handle_sideband(config_t *config) { if (config->pch_isclk) pch_enable_isclk(); } static void pch_finalize(void) { config_t *config = config_of_soc(); /* TCO Lock down */ tco_lockdown(); /* TODO: Add Thermal Configuration */ pch_handle_sideband(config); pmc_clear_pmcon_sts(); } static void tbt_finalize(void) { int i; const struct device *dev; /* Disable Thunderbolt PCIe root ports bus master */ for (i = 0; i < NUM_TBT_FUNCTIONS; i++) { dev = pcidev_path_on_root(SA_DEVFN_TBT(i)); if (dev) pci_dev_disable_bus_master(dev); } } static void heci_finalize(void) { heci_set_to_d0i3(); if (CONFIG(DISABLE_HECI1_AT_PRE_BOOT)) heci1_disable(); } static void soc_finalize(void *unused) { printk(BIOS_DEBUG, "Finalizing chipset.\n"); pch_finalize(); apm_control(APM_CNT_FINALIZE); tbt_finalize(); if (CONFIG(USE_FSP_NOTIFY_PHASE_READY_TO_BOOT) && CONFIG(USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE)) heci_finalize(); /* Indicate finalize step with post code */ post_code(POST_OS_BOOT); } BOOT_STATE_INIT_ENTRY(BS_OS_RESUME, BS_ON_ENTRY, soc_finalize, NULL); /* * The purpose of this change is to accommodate more time to push out sending * CSE EOP messages at post. */ BOOT_STATE_INIT_ENTRY(BS_PAYLOAD_BOOT, BS_ON_ENTRY, soc_finalize, NULL);