summaryrefslogtreecommitdiffstats
path: root/drivers/hte
diff options
context:
space:
mode:
authorJacob Pan <jacob.jun.pan@linux.intel.com>2023-08-09 20:47:55 +0800
committerJoerg Roedel <jroedel@suse.de>2023-08-09 17:44:36 +0200
commit2dcebc7ddce7ffd4015824227c7623558b89d721 (patch)
treeb5dc2480b3c4bda81aff2cd474e6db5c2fdac3d7 /drivers/hte
parent4298780126c298f20ae4bc8676591eaf8c48767e (diff)
downloadlinux-stable-2dcebc7ddce7ffd4015824227c7623558b89d721.tar.gz
linux-stable-2dcebc7ddce7ffd4015824227c7623558b89d721.tar.bz2
linux-stable-2dcebc7ddce7ffd4015824227c7623558b89d721.zip
iommu: Move global PASID allocation from SVA to core
Intel ENQCMD requires a single PASID to be shared between multiple devices, as the PASID is stored in a single MSR register per-process and userspace can use only that one PASID. This means that the PASID allocation for any ENQCMD using device driver must always come from a shared global pool, regardless of what kind of domain the PASID will be used with. Split the code for the global PASID allocator into iommu_alloc/free_global_pasid() so that drivers can attach non-SVA domains to PASIDs as well. This patch moves global PASID allocation APIs from SVA to IOMMU APIs. Reserved PASIDs, currently only RID_PASID, are excluded from the global PASID allocation. It is expected that device drivers will use the allocated PASIDs to attach to appropriate IOMMU domains for use. Reviewed-by: Lu Baolu <baolu.lu@linux.intel.com> Reviewed-by: Kevin Tian <kevin.tian@intel.com> Reviewed-by: Jason Gunthorpe <jgg@nvidia.com> Signed-off-by: Jacob Pan <jacob.jun.pan@linux.intel.com> Link: https://lore.kernel.org/r/20230802212427.1497170-3-jacob.jun.pan@linux.intel.com Signed-off-by: Lu Baolu <baolu.lu@linux.intel.com> Signed-off-by: Joerg Roedel <jroedel@suse.de>
Diffstat (limited to 'drivers/hte')
0 files changed, 0 insertions, 0 deletions