diff options
author | Andrzej Hajda <a.hajda@samsung.com> | 2015-03-18 02:14:07 +0900 |
---|---|---|
committer | Kukjin Kim <kgene@kernel.org> | 2015-03-18 02:14:07 +0900 |
commit | ffb8b1ee9a704229f0b6753970ae09dc4d6863d9 (patch) | |
tree | 4b7ef78e6f17436882be8e16cc30964a79c9e879 /arch/arm/boot/dts/exynos5420.dtsi | |
parent | 472c95a6e352413af068b42ab0db2b2e23c20756 (diff) | |
download | linux-ffb8b1ee9a704229f0b6753970ae09dc4d6863d9.tar.gz linux-ffb8b1ee9a704229f0b6753970ae09dc4d6863d9.tar.bz2 linux-ffb8b1ee9a704229f0b6753970ae09dc4d6863d9.zip |
ARM: dts: add async-bridge clocks to disp1 power domain for exynos5420
FIMD and MIXER IPs in disp1 power domain have async-bridges (to GSCALER),
therefore their clocks should be enabled during power domain switch.
Signed-off-by: Andrzej Hajda <a.hajda@samsung.com>
Reviewed-by: Javier Martinez Canillas <javier.martinez@collabora.co.uk>
Tested-by: Javier Martinez Canillas <javier.martinez@collabora.co.uk>
Reviewed-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
Signed-off-by: Kukjin Kim <kgene@kernel.org>
Diffstat (limited to 'arch/arm/boot/dts/exynos5420.dtsi')
-rw-r--r-- | arch/arm/boot/dts/exynos5420.dtsi | 6 |
1 files changed, 4 insertions, 2 deletions
diff --git a/arch/arm/boot/dts/exynos5420.dtsi b/arch/arm/boot/dts/exynos5420.dtsi index 9dc2e9773b30..ac0fc09cdb40 100644 --- a/arch/arm/boot/dts/exynos5420.dtsi +++ b/arch/arm/boot/dts/exynos5420.dtsi @@ -283,9 +283,11 @@ <&clock CLK_MOUT_SW_ACLK300>, <&clock CLK_MOUT_USER_ACLK300_DISP1>, <&clock CLK_MOUT_SW_ACLK400>, - <&clock CLK_MOUT_USER_ACLK400_DISP1>; + <&clock CLK_MOUT_USER_ACLK400_DISP1>, + <&clock CLK_FIMD1>, <&clock CLK_MIXER>; clock-names = "oscclk", "pclk0", "clk0", - "pclk1", "clk1", "pclk2", "clk2"; + "pclk1", "clk1", "pclk2", "clk2", + "asb0", "asb1"; }; pinctrl_0: pinctrl@13400000 { |