diff options
author | Andrew Jeffery <andrew@aj.id.au> | 2016-09-28 00:20:16 +0930 |
---|---|---|
committer | Linus Walleij <linus.walleij@linaro.org> | 2016-10-18 14:36:12 +0200 |
commit | 8eb37aff76f4d97db39e62a838cd37c4d341d673 (patch) | |
tree | 1b3d9321b8fdc248d6ec3ae994d862370772ec19 /drivers/pinctrl/intel | |
parent | d3dbabe9848092d26d14076cdf4d52734f998580 (diff) | |
download | linux-8eb37aff76f4d97db39e62a838cd37c4d341d673.tar.gz linux-8eb37aff76f4d97db39e62a838cd37c4d341d673.tar.bz2 linux-8eb37aff76f4d97db39e62a838cd37c4d341d673.zip |
pinctrl: aspeed-g5: Fix pin association of SPI1 function
The SPI1 function was associated with the wrong pins: The functions that
those pins provide is either an SPI debug or passthrough function
coupled to SPI1. Make the SPI1 mux function configure the relevant pins
and associate new SPI1DEBUG and SPI1PASSTHRU functions with the pins
that were already defined.
The notation used in the datasheet's multi-function pin table for the SoC is
often creative: in this case the SYS* signals are enabled by a single bit,
which is nothing unusual on its own, but in this case the bit was also
participating in a multi-bit bitfield and therefore represented multiple
functions. This fact was overlooked in the original patch.
Fixes: 56e57cb6c07f (pinctrl: Add pinctrl-aspeed-g5 driver)
Signed-off-by: Andrew Jeffery <andrew@aj.id.au>
Reviewed-by: Joel Stanley <joel@jms.id.au>
Acked-by: Rob Herring <robh@kernel.org>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
Diffstat (limited to 'drivers/pinctrl/intel')
0 files changed, 0 insertions, 0 deletions