summaryrefslogtreecommitdiffstats
path: root/drivers/clk/sunxi-ng
Commit message (Expand)AuthorAgeFilesLines
* treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 282Thomas Gleixner2019-06-0528-252/+28
* treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 157Thomas Gleixner2019-05-3015-150/+15
* treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 152Thomas Gleixner2019-05-3013-65/+13
* treewide: Add SPDX license identifier - Makefile/KconfigThomas Gleixner2019-05-211-0/+1
* clk: Remove io.h from clk-provider.hStephen Boyd2019-05-1526-0/+26
*-. Merge branches 'clk-stm32f4', 'clk-tegra', 'clk-at91', 'clk-sifive-fu540' and...Stephen Boyd2019-05-072-3/+3
|\ \
| | * clk: sunxi-ng: Use the correct style for SPDX License IdentifierNishad Kamdar2019-05-012-3/+3
| |/
| |
| \
*-. \ Merge branches 'clk-hisi', 'clk-lochnagar', 'clk-allwinner', 'clk-rockchip' a...Stephen Boyd2019-05-076-13/+23
|\ \ \ | | |/ | |/|
| | * clk: sunxi-ng: sun5i: Export the MBUS clockMaxime Ripard2019-04-101-4/+0
| | * clk: sunxi-ng: a83t: Add pll-video0 as parent of csi-mclkChen-Yu Tsai2019-04-091-2/+3
| | * clk: sunxi-ng: h6: Allow video & vpu clocks to change parent rateJernej Skrabec2019-04-041-3/+3
| | * clk: sunxi-ng: h6: Preset hdmi-cec clock parentJernej Skrabec2019-04-031-0/+11
| | * clk: sunxi-ng: f1c100s: fix USB PHY gate bit offsetIcenowy Zheng2019-03-181-1/+1
| | * clk: sunxi-ng: Allow DE clock to set parent rateJernej Skrabec2019-03-183-3/+5
| |/
* | clk: sunxi-ng: nkmp: Explain why zero width check is neededJernej Skrabec2019-04-041-0/+6
* | clk: sunxi-ng: nkmp: Avoid GENMASK(-1, 0)Jernej Skrabec2019-04-031-5/+13
|/
*-. Merge branches 'clk-optional', 'clk-devm-clkdev-register', 'clk-allwinner', '...Stephen Boyd2019-03-081-1/+1
|\ \
| | * clk: sunxi-ng: sun8i-a23: Enable PLL-MIPI LDOs when ungating itChen-Yu Tsai2019-01-251-1/+1
| |/
* | clk: sunxi: A31: Fix wrong AHB gate numberAndre Przywara2019-01-281-2/+2
* | clk: sunxi-ng: v3s: Fix TCON reset de-assert bitPaul Kocialkowski2019-01-221-1/+1
|/
* clk: sunxi-ng: a64: Allow parent change for VE clockJernej Skrabec2018-12-101-1/+1
* clk: sunxi-ng: a33: Set CLK_SET_RATE_PARENT for all audio module clocksChen-Yu Tsai2018-12-051-3/+3
* clk: sunxi-ng: a33: Use sigma-delta modulation for audio PLLChen-Yu Tsai2018-12-051-13/+24
* clk: sunxi-ng: h3: Allow parent change for ve clockJernej Skrabec2018-12-041-1/+1
* clk: sunxi-ng: add support for suniv F1C100s SoCMesih Kilinc2018-12-044-0/+581
* clk: sunxi-ng: h3/h5: Fix CSI_MCLK parentChen-Yu Tsai2018-12-031-1/+1
* clk: sunxi-ng: r40: Force LOSC parent to RTC LOSC outputChen-Yu Tsai2018-11-301-0/+11
* clk: sunxi-ng: sun50i: a64: Use sigma-delta modulation for audio PLLChen-Yu Tsai2018-11-231-13/+24
* clk: sunxi-ng: a64: Fix gate bit of DSI DPHYJagan Teki2018-11-131-1/+1
* clk: sunxi-ng: Enable DE2_CCU for SUN8I and SUN50IJagan Teki2018-11-131-0/+1
* clk: sunxi-ng: Add support for H6 DE3 clocksJernej Skrabec2018-11-052-4/+71
* clk: sunxi-ng: h6: Set video PLLs limitsJernej Skrabec2018-11-051-0/+4
* clk: sunxi-ng: Use u64 for calculation of NM rateJernej Skrabec2018-11-051-3/+15
* clk: sunxi-ng: Adjust MP clock parent rate when allowedJernej Skrabec2018-11-051-2/+62
* clk: sunxi-ng: sun50i: h6: Fix MMC clock mux widthJagan Teki2018-11-051-3/+3
* clk: sunxi-ng: enable so-said LDOs for A64 SoC's pll-mipi clockIcenowy Zheng2018-11-051-1/+6
* Merge tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/cl...Linus Torvalds2018-10-3110-86/+143
|\
| * dt-bindings: clock: sun50i-a64-ccu: Add PLL_VIDEO0 macroJagan Teki2018-09-051-1/+3
| * clk: sunxi-ng: a64: Add max. rate constraint to video PLLsIcenowy Zheng2018-09-051-24/+26
| * clk: sunxi-ng: a64: Add minimal rate for video PLLsJagan Teki2018-09-051-22/+24
| * clk: sunxi-ng: sun50i: h6: Add 2x fixed post-divider to MMC module clocksIcenowy Zheng2018-09-051-20/+23
| * clk: sunxi-ng: a83t: Add max. rate constraint to video PLLsJernej Skrabec2018-08-271-0/+2
| * clk: sunxi-ng: nkmp: Add constraint for maximum rateJernej Skrabec2018-08-272-0/+8
| * clk: sunxi-ng: r40: Add max. rate constraint to video PLLsJernej Skrabec2018-08-271-26/+26
| * clk: sunxi-ng: h3/h5: Add max. rate constraint to pll-videoJernej Skrabec2018-08-271-12/+13
| * clk: sunxi-ng: Add maximum rate constraint to NM PLLsJernej Skrabec2018-08-272-0/+37
| * clk: sunxi-ng: h6: fix PWM gate/reset offsetRongyi Chen2018-08-271-1/+1
| * clk: sunxi-ng: h6: fix bus clocks' divider positionIcenowy Zheng2018-08-271-4/+4
* | clk: sunxi-ng: sun4i: Set VCO and PLL bias current to lowest settingChen-Yu Tsai2018-09-071-1/+9
|/
* Merge tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/cl...Linus Torvalds2018-08-153-35/+42
|\