summaryrefslogtreecommitdiffstats
path: root/src/mainboard/google/dedede/variants/baseboard/gpio.c
diff options
context:
space:
mode:
authorKarthikeyan Ramasubramanian <kramasub@google.com>2020-02-12 11:41:23 -0700
committerPatrick Georgi <pgeorgi@google.com>2020-02-24 12:30:57 +0000
commit7225ed60351c48eee93f1e163e4d42480bc72185 (patch)
treeb2c1d7d99fd9aed4b01999c6acbbe6d921a5e964 /src/mainboard/google/dedede/variants/baseboard/gpio.c
parent5cfe449814af7ab5cb874d5771c3b74a65ee72eb (diff)
downloadcoreboot-7225ed60351c48eee93f1e163e4d42480bc72185.tar.gz
coreboot-7225ed60351c48eee93f1e163e4d42480bc72185.tar.bz2
coreboot-7225ed60351c48eee93f1e163e4d42480bc72185.zip
mb/google/dedede: Add USB configuration
Add USB port configuration in devicetree. Configure USB Over-Current (OC) GPIOs. BUG=None TEST=Build the mainboard. Signed-off-by: Karthikeyan Ramasubramanian <kramasub@google.com> Change-Id: I19f7563013c7d702d52b7f34a207a34abe308621 Reviewed-on: https://review.coreboot.org/c/coreboot/+/38855 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Furquan Shaikh <furquan@google.com> Reviewed-by: Justin TerAvest <teravest@chromium.org> Reviewed-by: Aamir Bohra <aamir.bohra@intel.com>
Diffstat (limited to 'src/mainboard/google/dedede/variants/baseboard/gpio.c')
-rw-r--r--src/mainboard/google/dedede/variants/baseboard/gpio.c8
1 files changed, 8 insertions, 0 deletions
diff --git a/src/mainboard/google/dedede/variants/baseboard/gpio.c b/src/mainboard/google/dedede/variants/baseboard/gpio.c
index 8e4200ab9f41..71ddadbf9538 100644
--- a/src/mainboard/google/dedede/variants/baseboard/gpio.c
+++ b/src/mainboard/google/dedede/variants/baseboard/gpio.c
@@ -21,6 +21,14 @@ static const struct pad_config gpio_table[] = {
/* A4 : ESPI_CS# */
/* A5 : ESPI_CLK */
/* A6 : ESPI_RESET_L */
+ /* A12 : USB_OC1_N */
+ PAD_NC(GPP_A12, NONE),
+ /* A13 : USB_OC2_N */
+ PAD_NC(GPP_A13, NONE),
+ /* A14 : USB_OC3_N */
+ PAD_NC(GPP_A14, NONE),
+ /* A18 : USB_OC0_N */
+ PAD_NC(GPP_A18, NONE),
/* B4 : H1_PCH_INT_ODL */
PAD_CFG_GPI_APIC(GPP_B4, NONE, PLTRST, LEVEL, INVERT),