summaryrefslogtreecommitdiffstats
path: root/src/mainboard/google/dragonegg/variants/baseboard/gpio.c
diff options
context:
space:
mode:
authorSubrata Banik <subrata.banik@intel.com>2018-09-20 17:32:20 +0530
committerPatrick Georgi <pgeorgi@google.com>2018-11-27 09:02:45 +0000
commitb878c19810f48633461271c8bf5ed97960950c96 (patch)
tree63bab204ecbc42cc96f38bca3f5d3b0d247737f6 /src/mainboard/google/dragonegg/variants/baseboard/gpio.c
parente911158d3e3899e27f332149caa14f6e902d184b (diff)
downloadcoreboot-b878c19810f48633461271c8bf5ed97960950c96.tar.gz
coreboot-b878c19810f48633461271c8bf5ed97960950c96.tar.bz2
coreboot-b878c19810f48633461271c8bf5ed97960950c96.zip
mb/google/dragonegg: Enable audio
BUG=b:116191230 BRANCH=None TEST=1. verified boot beep support at depthcharge. Change-Id: Ia4843185dd79a35476c4f0fc0666ebaf3773db4c Signed-off-by: Subrata Banik <subrata.banik@intel.com> Reviewed-on: https://review.coreboot.org/c/29753 Reviewed-by: Patrick Georgi <pgeorgi@google.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/google/dragonegg/variants/baseboard/gpio.c')
-rw-r--r--src/mainboard/google/dragonegg/variants/baseboard/gpio.c8
1 files changed, 8 insertions, 0 deletions
diff --git a/src/mainboard/google/dragonegg/variants/baseboard/gpio.c b/src/mainboard/google/dragonegg/variants/baseboard/gpio.c
index 5930514f8d06..56f62193bd6f 100644
--- a/src/mainboard/google/dragonegg/variants/baseboard/gpio.c
+++ b/src/mainboard/google/dragonegg/variants/baseboard/gpio.c
@@ -49,12 +49,20 @@ static const struct pad_config gpio_table[] = {
/* USB_C0_SBU_2_DC */ PAD_CFG_GPO(GPP_E23, 0, DEEP),
/* CNV_RF_RESET_N */ PAD_CFG_NF(GPP_F4, DN_20K, PWROK, NF1),
/* CNV_CLKREQ0 */ PAD_CFG_NF(GPP_F5, DN_20K, PWROK, NF2),
+/* SPKR_IRQ_L */ PAD_CFG_GPI_APIC(GPP_F6, NONE, DEEP, LEVEL, NONE),
+/* SPKR_RST_L */ PAD_CFG_GPO(GPP_F19, 1, DEEP),
/* SD_CD# */ PAD_CFG_GPI_GPIO_DRIVER(GPP_G5, UP_20K, DEEP),
/* SD_WP */ PAD_CFG_NF(GPP_G7, DN_20K, DEEP, NF1),
+/* I2C3_SDA */ PAD_CFG_NF(GPP_H6, NONE, DEEP, NF1),
+/* I2C3_SCL */ PAD_CFG_NF(GPP_H7, NONE, DEEP, NF1),
/* PCH_MEM_STRAP0 */ PAD_CFG_GPI(GPP_H12, DN_20K, PLTRST),
/* PCH_MEM_STRAP1 */ PAD_CFG_GPI(GPP_H13, DN_20K, PLTRST),
/* PCH_MEM_STRAP2 */ PAD_CFG_GPI(GPP_H14, DN_20K, PLTRST),
/* PCH_MEM_STRAP3 */ PAD_CFG_GPI(GPP_H15, DN_20K, PLTRST),
+/* I2S0_SCLK */ PAD_CFG_GPO(GPP_R0, 1, DEEP),
+/* I2S0_SFRM */ PAD_CFG_GPO(GPP_R1, 1, DEEP),
+/* I2S0_TXD */ PAD_CFG_GPO(GPP_R2, 1, DEEP),
+/* I2S0_RXD */ PAD_CFG_GPI(GPP_R3, NONE, DEEP),
};
/* Early pad configuration in bootblock */
static const struct pad_config early_gpio_table[] = {