summaryrefslogtreecommitdiffstats
path: root/src/mainboard/supermicro/x10slm-f
diff options
context:
space:
mode:
authorArthur Heymans <arthur@aheymans.xyz>2022-11-07 08:04:59 +0100
committerFelix Held <felix-coreboot@felixheld.de>2022-11-09 14:30:12 +0000
commit600fa266bdc8740126420e63579a5b9d103ca960 (patch)
treeb824384794084eae2d4ebd7ff774cbc4bfb41999 /src/mainboard/supermicro/x10slm-f
parent58955be0aab666dc40f7c0f9e31966cc605e2c12 (diff)
downloadcoreboot-600fa266bdc8740126420e63579a5b9d103ca960.tar.gz
coreboot-600fa266bdc8740126420e63579a5b9d103ca960.tar.bz2
coreboot-600fa266bdc8740126420e63579a5b9d103ca960.zip
nb/intel/haswell: Hook up PCI domain and CPU cluster ops to devicetree
Change-Id: I955274bc6bda587201f130762c0735c36f5501d1 Signed-off-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-on: https://review.coreboot.org/c/coreboot/+/69289 Reviewed-by: Raul Rangel <rrangel@chromium.org> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/supermicro/x10slm-f')
-rw-r--r--src/mainboard/supermicro/x10slm-f/devicetree.cb2
1 files changed, 2 insertions, 0 deletions
diff --git a/src/mainboard/supermicro/x10slm-f/devicetree.cb b/src/mainboard/supermicro/x10slm-f/devicetree.cb
index 6cd3ab79335e..959c3b81db01 100644
--- a/src/mainboard/supermicro/x10slm-f/devicetree.cb
+++ b/src/mainboard/supermicro/x10slm-f/devicetree.cb
@@ -3,6 +3,7 @@
chip northbridge/intel/haswell
device cpu_cluster 0 on
+ ops haswell_cpu_bus_ops
chip cpu/intel/haswell
device lapic 0 on end
device lapic 0xacac off end
@@ -10,6 +11,7 @@ chip northbridge/intel/haswell
end
device domain 0 on
+ ops haswell_pci_domain_ops
subsystemid 0x15d9 0x0803 inherit
device pci 00.0 on end # Host bridge