summaryrefslogtreecommitdiffstats
path: root/src/soc/intel/baytrail/ramstage.c
diff options
context:
space:
mode:
authorKyösti Mälkki <kyosti.malkki@gmail.com>2021-01-21 16:16:58 +0200
committerFelix Held <felix-coreboot@felixheld.de>2021-01-23 20:32:01 +0000
commitd4b58259c4ecb0e68586282b5cde194f66de2bba (patch)
tree79b6db3ba190749f143bbcf4d79730f399ca674e /src/soc/intel/baytrail/ramstage.c
parent2787237dd52550b5d7e1dc3dabcf380126ff804c (diff)
downloadcoreboot-d4b58259c4ecb0e68586282b5cde194f66de2bba.tar.gz
coreboot-d4b58259c4ecb0e68586282b5cde194f66de2bba.tar.bz2
coreboot-d4b58259c4ecb0e68586282b5cde194f66de2bba.zip
soc/intel/baytrail,broadwell: Use bootstate for save_wake_source()
Change-Id: I01be1b9dfefcfcf037de4153e9540c7258dc160f Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/49818 Reviewed-by: Angel Pons <th3fanbus@gmail.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/soc/intel/baytrail/ramstage.c')
-rw-r--r--src/soc/intel/baytrail/ramstage.c28
1 files changed, 17 insertions, 11 deletions
diff --git a/src/soc/intel/baytrail/ramstage.c b/src/soc/intel/baytrail/ramstage.c
index 0c955e307350..f1401e2411d5 100644
--- a/src/soc/intel/baytrail/ramstage.c
+++ b/src/soc/intel/baytrail/ramstage.c
@@ -4,6 +4,7 @@
#include <acpi/acpi.h>
#include <acpi/acpi_gnvs.h>
#include <acpi/acpi_pm.h>
+#include <bootstate.h>
#include <console/console.h>
#include <cpu/intel/microcode.h>
#include <cpu/x86/cr.h>
@@ -117,15 +118,9 @@ static void fill_in_pattrs(void)
}
/* Save bit index for first enabled event in PM1_STS for \_SB._SWS */
-static void save_acpi_wake_source(void)
+static void pm_fill_gnvs(struct global_nvs *gnvs, const struct chipset_power_state *ps)
{
- struct chipset_power_state *ps = acpi_get_pm_state();
- struct global_nvs *gnvs = acpi_get_gnvs();
uint16_t pm1;
-
- if (!ps || !gnvs)
- return;
-
pm1 = ps->pm1_sts & ps->pm1_en;
/* Scan for first set bit in PM1 */
@@ -143,6 +138,21 @@ static void save_acpi_wake_source(void)
gnvs->pm1i);
}
+static void acpi_save_wake_source(void *unused)
+{
+ const struct chipset_power_state *ps;
+ struct global_nvs *gnvs = acpi_get_gnvs();
+ if (!gnvs)
+ return;
+
+ if (acpi_pm_state_for_wake(&ps) < 0)
+ return;
+
+ pm_fill_gnvs(gnvs, ps);
+}
+
+BOOT_STATE_INIT_ENTRY(BS_OS_RESUME, BS_ON_ENTRY, acpi_save_wake_source, NULL);
+
static void baytrail_enable_2x_refresh_rate(void)
{
u32 reg;
@@ -164,10 +174,6 @@ void baytrail_init_pre_device(struct soc_intel_baytrail_config *config)
/* Allow for SSE instructions to be executed. */
write_cr4(read_cr4() | CR4_OSFXSR | CR4_OSXMMEXCPT);
- /* Indicate S3 resume to rest of ramstage. */
- if (acpi_is_wakeup_s3())
- save_acpi_wake_source();
-
/* Run reference code. */
baytrail_run_reference_code();