summaryrefslogtreecommitdiffstats
path: root/src/soc/intel/common/block/p2sb/p2sb.c
diff options
context:
space:
mode:
authorrkanabar <ronak.kanabar@intel.com>2019-11-28 10:41:45 +0530
committerPatrick Georgi <pgeorgi@google.com>2019-12-10 11:18:48 +0000
commit263f129a8e1d012c53733170acaf9d0a01886b10 (patch)
tree7ab47619106e38f29a88bffeceded5860cf09424 /src/soc/intel/common/block/p2sb/p2sb.c
parent200d213d1bae614fcd35913c1d46fec7e495717f (diff)
downloadcoreboot-263f129a8e1d012c53733170acaf9d0a01886b10.tar.gz
coreboot-263f129a8e1d012c53733170acaf9d0a01886b10.tar.bz2
coreboot-263f129a8e1d012c53733170acaf9d0a01886b10.zip
soc/intel/common: Add Jasperlake Device IDs
Add Jasperlake SA and PCH IDs Change-Id: I2c9ec1ee4236184b986d99250f263172c80f7117 Signed-off-by: Ronak Kanabar <ronak.kanabar@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/37434 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Lean Sheng Tan <lean.sheng.tan@intel.com> Reviewed-by: Aamir Bohra <aamir.bohra@intel.com> Reviewed-by: V Sowmya <v.sowmya@intel.com>
Diffstat (limited to 'src/soc/intel/common/block/p2sb/p2sb.c')
-rw-r--r--src/soc/intel/common/block/p2sb/p2sb.c1
1 files changed, 1 insertions, 0 deletions
diff --git a/src/soc/intel/common/block/p2sb/p2sb.c b/src/soc/intel/common/block/p2sb/p2sb.c
index 981ad078720b..75c74f298a91 100644
--- a/src/soc/intel/common/block/p2sb/p2sb.c
+++ b/src/soc/intel/common/block/p2sb/p2sb.c
@@ -180,6 +180,7 @@ static const unsigned short pci_device_ids[] = {
PCI_DEVICE_ID_INTEL_ICL_P2SB,
PCI_DEVICE_ID_INTEL_CMP_P2SB,
PCI_DEVICE_ID_INTEL_TGL_P2SB,
+ PCI_DEVICE_ID_INTEL_JSP_PRE_PROD_P2SB,
0,
};