summaryrefslogtreecommitdiffstats
path: root/src/soc/intel/jasperlake
diff options
context:
space:
mode:
authorSridhar Siricilla <sridhar.siricilla@intel.com>2022-03-16 23:36:30 +0530
committerFelix Held <felix-coreboot@felixheld.de>2022-04-06 17:34:25 +0000
commitafe5562ca39b26cc42ca04da55b68f73a7b70654 (patch)
tree27fda5c9857266cf70608c76a1a0cf812196a983 /src/soc/intel/jasperlake
parentfad76f33a9be2b629266f4f4276345970a1b6ebd (diff)
downloadcoreboot-afe5562ca39b26cc42ca04da55b68f73a7b70654.tar.gz
coreboot-afe5562ca39b26cc42ca04da55b68f73a7b70654.tar.bz2
coreboot-afe5562ca39b26cc42ca04da55b68f73a7b70654.zip
soc/intel/(cnl, jsl, tgl): Enable SOC_INTEL_COMMON_BASECODE
The patch SOC_INTEL_COMMON_BASECODE Kconfig for Comet Lake, Jasper Lake and Tiger Lake SoCs. It allows access to intelbasecode/debug_feature.h for Comet Lake, Jasper Lake and Tiger Lake SoCs. TEST=Build code for Brya Signed-off-by: Sridhar Siricilla <sridhar.siricilla@intel.com> Change-Id: Ie55ded673c8fa0edf2ca6789b15771bd2e56c95e Reviewed-on: https://review.coreboot.org/c/coreboot/+/62843 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
Diffstat (limited to 'src/soc/intel/jasperlake')
-rw-r--r--src/soc/intel/jasperlake/Kconfig1
1 files changed, 1 insertions, 0 deletions
diff --git a/src/soc/intel/jasperlake/Kconfig b/src/soc/intel/jasperlake/Kconfig
index e0e0c7b60b85..53b020176a85 100644
--- a/src/soc/intel/jasperlake/Kconfig
+++ b/src/soc/intel/jasperlake/Kconfig
@@ -69,6 +69,7 @@ config CPU_SPECIFIC_OPTIONS
select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
+ select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
config DCACHE_RAM_BASE
default 0xfef00000