summaryrefslogtreecommitdiffstats
path: root/src/southbridge/intel/lynxpoint/lpc.c
diff options
context:
space:
mode:
authorAngel Pons <th3fanbus@gmail.com>2020-10-23 00:11:26 +0200
committerAngel Pons <th3fanbus@gmail.com>2020-10-24 20:45:49 +0000
commitcbcbb6767e24c2568bb6444df8dfafdeec019ef4 (patch)
treee84ff19a07dea2fc16c5802c5396427dd8e9031e /src/southbridge/intel/lynxpoint/lpc.c
parent84fa224b53b726bec2a75dfdedd234bf60b0246e (diff)
downloadcoreboot-cbcbb6767e24c2568bb6444df8dfafdeec019ef4.tar.gz
coreboot-cbcbb6767e24c2568bb6444df8dfafdeec019ef4.tar.bz2
coreboot-cbcbb6767e24c2568bb6444df8dfafdeec019ef4.zip
sb/intel/lynxpoint: Ensure that `dev->chip_info` is not null
Use either a regular null check or `config_of` to avoid bugs. Change-Id: I36a01b898c3e62423f27c2940b5f875b73e36950 Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/46665 Reviewed-by: Nico Huber <nico.h@gmx.de> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/southbridge/intel/lynxpoint/lpc.c')
-rw-r--r--src/southbridge/intel/lynxpoint/lpc.c48
1 files changed, 25 insertions, 23 deletions
diff --git a/src/southbridge/intel/lynxpoint/lpc.c b/src/southbridge/intel/lynxpoint/lpc.c
index 5108fa55b534..29cd53f70385 100644
--- a/src/southbridge/intel/lynxpoint/lpc.c
+++ b/src/southbridge/intel/lynxpoint/lpc.c
@@ -138,10 +138,8 @@ static void pch_pirq_init(struct device *dev)
}
}
-static void pch_gpi_routing(struct device *dev)
+static void pch_gpi_routing(struct device *dev, config_t *config)
{
- /* Get the chip configuration */
- config_t *config = dev->chip_info;
u32 reg32 = 0;
/* An array would be much nicer here, or some
@@ -173,8 +171,6 @@ static void pch_power_options(struct device *dev)
u16 reg16;
u32 reg32;
const char *state;
- /* Get the chip configuration */
- config_t *config = dev->chip_info;
u16 pmbase = get_pmbase();
int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
int nmi_option;
@@ -243,19 +239,23 @@ static void pch_power_options(struct device *dev)
reg16 &= ~(1 << 10); // Disable BIOS_PCI_EXP_EN for native PME
pci_write_config16(dev, GEN_PMCON_1, reg16);
- /*
- * Set the board's GPI routing on LynxPoint-H.
- * This is done as part of GPIO configuration on LynxPoint-LP.
- */
- if (pch_is_lp())
- pch_gpi_routing(dev);
+ if (dev->chip_info) {
+ config_t *config = dev->chip_info;
- /* GPE setup based on device tree configuration */
- enable_all_gpe(config->gpe0_en_1, config->gpe0_en_2,
- config->gpe0_en_3, config->gpe0_en_4);
+ /*
+ * Set the board's GPI routing on LynxPoint-H.
+ * This is done as part of GPIO configuration on LynxPoint-LP.
+ */
+ if (pch_is_lp())
+ pch_gpi_routing(dev, config);
- /* SMI setup based on device tree configuration */
- enable_alt_smi(config->alt_gp_smi_en);
+ /* GPE setup based on device tree configuration */
+ enable_all_gpe(config->gpe0_en_1, config->gpe0_en_2,
+ config->gpe0_en_3, config->gpe0_en_4);
+
+ /* SMI setup based on device tree configuration */
+ enable_alt_smi(config->alt_gp_smi_en);
+ }
/* Set up power management block and determine sleep mode */
reg32 = inl(pmbase + 0x04); // PM1_CNT
@@ -345,10 +345,10 @@ static void lpt_lp_pm_init(struct device *dev)
/* Set RCBA CIR28 0x3A84 based on SATA port enables */
data = 0x00001005;
/* Port 3 and 2 disabled */
- if ((config->sata_port_map & ((1 << 3) | (1 << 2))) == 0)
+ if (config && (config->sata_port_map & ((1 << 3) | (1 << 2))) == 0)
data |= (1 << 24) | (1 << 26);
/* Port 1 and 0 disabled */
- if ((config->sata_port_map & ((1 << 1) | (1 << 0))) == 0)
+ if (config && (config->sata_port_map & ((1 << 1) | (1 << 0))) == 0)
data |= (1 << 20) | (1 << 18);
RCBA32(0x3a84) = data;
@@ -636,7 +636,6 @@ static void pch_lpc_add_gen_io_resources(struct device *dev, int reg_value,
static void pch_lpc_add_io_resources(struct device *dev)
{
struct resource *res;
- config_t *config = dev->chip_info;
/* Add the default claimed IO range for the LPC device. */
res = new_resource(dev, 0);
@@ -651,10 +650,13 @@ static void pch_lpc_add_io_resources(struct device *dev)
pch_lpc_add_io_resource(dev, get_pmbase(), 256, PMBASE);
/* LPC Generic IO Decode range. */
- pch_lpc_add_gen_io_resources(dev, config->gen1_dec, LPC_GEN1_DEC);
- pch_lpc_add_gen_io_resources(dev, config->gen2_dec, LPC_GEN2_DEC);
- pch_lpc_add_gen_io_resources(dev, config->gen3_dec, LPC_GEN3_DEC);
- pch_lpc_add_gen_io_resources(dev, config->gen4_dec, LPC_GEN4_DEC);
+ if (dev->chip_info) {
+ config_t *config = dev->chip_info;
+ pch_lpc_add_gen_io_resources(dev, config->gen1_dec, LPC_GEN1_DEC);
+ pch_lpc_add_gen_io_resources(dev, config->gen2_dec, LPC_GEN2_DEC);
+ pch_lpc_add_gen_io_resources(dev, config->gen3_dec, LPC_GEN3_DEC);
+ pch_lpc_add_gen_io_resources(dev, config->gen4_dec, LPC_GEN4_DEC);
+ }
}
static void pch_lpc_read_resources(struct device *dev)