summaryrefslogtreecommitdiffstats
path: root/src
diff options
context:
space:
mode:
authorSumeet Pawnikar <sumeet.r.pawnikar@intel.com>2016-12-05 16:56:15 +0530
committerAaron Durbin <adurbin@chromium.org>2016-12-08 16:13:38 +0100
commit3ec149dd7e72bf33fff2ce6c6ae350a6707c264e (patch)
tree0fc8a614611b35aecbfe8768ad8a3522a0cc3883 /src
parent428f90afe7ea85aef023d4d799ac18436cbc3aed (diff)
downloadcoreboot-3ec149dd7e72bf33fff2ce6c6ae350a6707c264e.tar.gz
coreboot-3ec149dd7e72bf33fff2ce6c6ae350a6707c264e.tar.bz2
coreboot-3ec149dd7e72bf33fff2ce6c6ae350a6707c264e.zip
mainboard/google/reef: Set PL2 override to 15000mW
This patch sets PL2 override value to 15W in RAPL registers. BUG=chrome-os-partner:60535 TEST=Built, booted on reef and verified PL2 value. Change-Id: I4ff6a5e7b8686d97134846ee80cdac10916d58ef Signed-off-by: Sumeet Pawnikar <sumeet.r.pawnikar@intel.com> Reviewed-on: https://review.coreboot.org/17730 Tested-by: build bot (Jenkins) Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to 'src')
-rw-r--r--src/mainboard/google/reef/variants/baseboard/devicetree.cb2
1 files changed, 2 insertions, 0 deletions
diff --git a/src/mainboard/google/reef/variants/baseboard/devicetree.cb b/src/mainboard/google/reef/variants/baseboard/devicetree.cb
index fa097fd79b51..49c1ba65d655 100644
--- a/src/mainboard/google/reef/variants/baseboard/devicetree.cb
+++ b/src/mainboard/google/reef/variants/baseboard/devicetree.cb
@@ -53,6 +53,8 @@ chip soc/intel/apollolake
# current VR solution. Experiments show that SoC TDP max (6W) can
# be reached when RAPL PL1 is set to 12W.
register "tdp_pl1_override_mw" = "12000"
+ # Set RAPL PL2 to 15W.
+ register "tdp_pl2_override_mw" = "15000"
# Enable Audio Clock and Power gating
register "hdaudio_clk_gate_enable" = "1"