summaryrefslogtreecommitdiffstats
path: root/util
diff options
context:
space:
mode:
authorShuo Liu <shuo.liu@intel.com>2024-01-19 21:21:21 +0800
committerLean Sheng Tan <sheng.tan@9elements.com>2024-01-29 17:22:46 +0000
commit27ce0ec2b62bf824a94dfeaf223a08bd26465fcd (patch)
treeabe7de00f17ae2d9c4f5dbfc3fca2e3d05a72472 /util
parent2c5f24eee28631e94b641d0393cbb7ad4c3d799f (diff)
downloadcoreboot-27ce0ec2b62bf824a94dfeaf223a08bd26465fcd.tar.gz
coreboot-27ce0ec2b62bf824a94dfeaf223a08bd26465fcd.tar.bz2
coreboot-27ce0ec2b62bf824a94dfeaf223a08bd26465fcd.zip
soc/intel/xeon_sp/spr: Create CXL ACPI resources only for
CXL IIO stacks When an IIO stack is connected with CXL cards, its bus range will be divided by a PCI host bridge object and a CXL host bridge object, otherwise, all its range will be owned by the PCI host bridge object. Accordingly, CXL ACPI resources should be only created when the IIO stack is connected with a CXL card. TEST=intel/archercity CRB Change-Id: I6c1b1343991bc73d90a433d959f6618bbf59532f Signed-off-by: Shuo Liu <shuo.liu@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/80087 Reviewed-by: Felix Held <felix-coreboot@felixheld.de> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'util')
0 files changed, 0 insertions, 0 deletions