summaryrefslogtreecommitdiffstats
path: root/src/mainboard/system76/tgl-h/variants/gaze16-3060
diff options
context:
space:
mode:
Diffstat (limited to 'src/mainboard/system76/tgl-h/variants/gaze16-3060')
-rw-r--r--src/mainboard/system76/tgl-h/variants/gaze16-3060/board_info.txt2
-rw-r--r--src/mainboard/system76/tgl-h/variants/gaze16-3060/data.vbtbin0 -> 8704 bytes
-rw-r--r--src/mainboard/system76/tgl-h/variants/gaze16-3060/gpio.c281
-rw-r--r--src/mainboard/system76/tgl-h/variants/gaze16-3060/gpio_early.c17
-rw-r--r--src/mainboard/system76/tgl-h/variants/gaze16-3060/hda_verb.c26
-rw-r--r--src/mainboard/system76/tgl-h/variants/gaze16-3060/overridetree.cb76
-rw-r--r--src/mainboard/system76/tgl-h/variants/gaze16-3060/ramstage.c18
-rw-r--r--src/mainboard/system76/tgl-h/variants/gaze16-3060/romstage.c16
8 files changed, 436 insertions, 0 deletions
diff --git a/src/mainboard/system76/tgl-h/variants/gaze16-3060/board_info.txt b/src/mainboard/system76/tgl-h/variants/gaze16-3060/board_info.txt
new file mode 100644
index 000000000000..6555d4d96054
--- /dev/null
+++ b/src/mainboard/system76/tgl-h/variants/gaze16-3060/board_info.txt
@@ -0,0 +1,2 @@
+Board name: gaze16
+Release year: 2021
diff --git a/src/mainboard/system76/tgl-h/variants/gaze16-3060/data.vbt b/src/mainboard/system76/tgl-h/variants/gaze16-3060/data.vbt
new file mode 100644
index 000000000000..2531c7aed7a1
--- /dev/null
+++ b/src/mainboard/system76/tgl-h/variants/gaze16-3060/data.vbt
Binary files differ
diff --git a/src/mainboard/system76/tgl-h/variants/gaze16-3060/gpio.c b/src/mainboard/system76/tgl-h/variants/gaze16-3060/gpio.c
new file mode 100644
index 000000000000..ac14b64bf30d
--- /dev/null
+++ b/src/mainboard/system76/tgl-h/variants/gaze16-3060/gpio.c
@@ -0,0 +1,281 @@
+/* SPDX-License-Identifier: GPL-2.0-only */
+
+#include <soc/gpio.h>
+#include <variant/gpio.h>
+
+static const struct pad_config gpio_table[] = {
+ /* ------- GPIO Group GPD ------- */
+ PAD_CFG_NF(GPD0, UP_20K, PWROK, NF1), // PM_BATLOW#
+ PAD_CFG_NF(GPD1, NATIVE, PWROK, NF1), // AC_PRESENT
+ PAD_CFG_GPI(GPD2, NATIVE, PWROK), // LAN_WAKEUP#
+ PAD_CFG_NF(GPD3, UP_20K, PWROK, NF1), // PWR_BTN#
+ PAD_CFG_NF(GPD4, NONE, PWROK, NF1), // SUSB#_PCH
+ PAD_CFG_NF(GPD5, NONE, PWROK, NF1), // SUSC#_PCH
+ PAD_CFG_NF(GPD6, NONE, PWROK, NF1), // SLP_A#
+ PAD_CFG_GPI(GPD7, NONE, PWROK), // GPD_7
+ PAD_CFG_NF(GPD8, NONE, PWROK, NF1), // SUS_CLK
+ PAD_NC(GPD9, NONE), // SLP_WLAN# (test point)
+ PAD_NC(GPD10, NONE), // SLP_S5# (test point)
+ PAD_CFG_GPI(GPD11, NONE, PWROK), // LAN_DISABLE#
+ PAD_NC(GPD12, NONE),
+
+ /* ------- GPIO Group GPP_A ------- */
+ PAD_CFG_NF(GPP_A0, UP_20K, DEEP, NF1), // ESPI_IO0
+ PAD_CFG_NF(GPP_A1, UP_20K, DEEP, NF1), // ESPI_IO1
+ PAD_CFG_NF(GPP_A2, UP_20K, DEEP, NF1), // ESPI_IO2
+ PAD_CFG_NF(GPP_A3, UP_20K, DEEP, NF1), // ESPI_IO3
+ PAD_CFG_NF(GPP_A4, UP_20K, DEEP, NF1), // ESPI_CS#
+ PAD_CFG_NF(GPP_A5, DN_20K, DEEP, NF1), // ESPI_CLK
+ PAD_CFG_NF(GPP_A6, NONE, DEEP, NF1), // ESPI_RESET_N
+ PAD_NC(GPP_A7, NONE),
+ PAD_NC(GPP_A8, NONE),
+ PAD_NC(GPP_A9, NONE),
+ PAD_CFG_GPI(GPP_A10, UP_20K, DEEP), // ESPI_ALRT#
+ _PAD_CFG_STRUCT(GPP_A11, 0x80100100, 0x0000), // INTP_OUT
+ PAD_NC(GPP_A12, NONE),
+ PAD_NC(GPP_A13, NONE),
+ PAD_NC(GPP_A14, NONE),
+
+ /* ------- GPIO Group GPP_B ------- */
+ _PAD_CFG_STRUCT(GPP_B0, 0x40100100, 0x0000), // TPM_PIRQ#
+ PAD_NC(GPP_B1, NONE),
+ PAD_CFG_GPI(GPP_B2, NONE, DEEP), // VRALERT#_PD
+ PAD_CFG_GPO(GPP_B3, 1, DEEP), // BT_EN
+ PAD_NC(GPP_B4, NONE), // 10k pull-up
+ PAD_NC(GPP_B5, NONE),
+ PAD_NC(GPP_B6, NONE),
+ PAD_CFG_NF(GPP_B7, NONE, DEEP, NF1), // WLAN_CLKREQ#
+ PAD_CFG_NF(GPP_B8, NONE, DEEP, NF1), // CARD_CLKREQ#
+ PAD_NC(GPP_B9, NONE),
+ PAD_NC(GPP_B10, NONE),
+ PAD_NC(GPP_B11, NONE),
+ PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1), // SLP_S0#
+ PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1), // PLT_RST#
+ PAD_CFG_NF(GPP_B14, NONE, DEEP, NF1), // PCH_SPKR
+ PAD_CFG_GPO(GPP_B15, 1, DEEP), // SATA_M2_PWR_EN1
+ PAD_NC(GPP_B16, NONE),
+ PAD_NC(GPP_B17, NONE),
+ PAD_CFG_GPI(GPP_B18, NONE, DEEP), // NO REBOOT strap
+ PAD_NC(GPP_B19, NONE),
+ PAD_NC(GPP_B20, NONE),
+ PAD_NC(GPP_B21, NONE),
+ PAD_CFG_GPI(GPP_B22, NONE, DEEP), // BOOT strap
+ PAD_CFG_GPI(GPP_B23, NONE, DEEP), // CPUNSSC clock
+
+ /* ------- GPIO Group GPP_C ------- */
+ PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), // SMB_CLK
+ PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), // SMB_DAT
+ PAD_CFG_GPI(GPP_C2, NONE, DEEP), // SKIN_THRM_SNSR_ALERT_N
+ PAD_NC(GPP_C3, NONE),
+ PAD_NC(GPP_C4, NONE),
+ PAD_CFG_NF(GPP_C5, NONE, DEEP, NF1), // eSPI/LPC select strap
+ PAD_NC(GPP_C6, NONE),
+ PAD_NC(GPP_C7, NONE),
+ PAD_CFG_GPI(GPP_C8, NONE, DEEP), // TPM_DET
+ PAD_CFG_GPI(GPP_C9, NONE, DEEP), // BOARD_ID1
+ PAD_CFG_GPI(GPP_C10, NONE, DEEP), // BOARD_ID2
+ PAD_CFG_GPI(GPP_C11, NONE, DEEP), // BOARD_ID3
+ PAD_CFG_GPI(GPP_C12, NONE, DEEP), // PERKB_ID2#_R
+ PAD_CFG_GPI(GPP_C13, NONE, DEEP), // PERKB_ID1#_R
+ PAD_NC(GPP_C14, NONE),
+ PAD_NC(GPP_C15, NONE),
+ PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1), // I2C_SDA_TP
+ PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1), // I2C_SCL_TP
+ PAD_CFG_GPI(GPP_C18, NONE, DEEP), // SCI#
+ PAD_CFG_GPI(GPP_C19, NONE, DEEP), // SWI#
+ //PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1), // UART2_RXD
+ //PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1), // UART2_TXD
+ PAD_NC(GPP_C22, NONE),
+ PAD_CFG_GPI(GPP_C23, NONE, DEEP), // SMI#
+
+ /* ------- GPIO Group GPP_D ------- */
+ PAD_NC(GPP_D0, NONE),
+ PAD_NC(GPP_D1, NONE),
+ PAD_NC(GPP_D2, NONE),
+ PAD_NC(GPP_D3, NONE),
+ PAD_CFG_NF(GPP_D4, NONE, DEEP, NF1), // SML1CLK
+ PAD_CFG_NF(GPP_D5, NONE, DEEP, NF2), // CNVI_RF_RST#
+ PAD_CFG_NF(GPP_D6, NONE, DEEP, NF3), // CNVI_CLKREQ
+ PAD_NC(GPP_D7, NONE),
+ PAD_NC(GPP_D8, NONE),
+ PAD_CFG_NF(GPP_D9, NONE, DEEP, NF1), // SML0_DATA
+ PAD_CFG_NF(GPP_D10, NONE, DEEP, NF1), // SML0_CLK
+ PAD_NC(GPP_D11, NONE),
+ PAD_NC(GPP_D12, NONE),
+ PAD_NC(GPP_D13, NONE),
+ PAD_NC(GPP_D14, NONE),
+ PAD_CFG_NF(GPP_D15, NONE, DEEP, NF1), // SML1DATA
+ PAD_NC(GPP_D16, NONE),
+ PAD_NC(GPP_D17, NONE),
+ PAD_NC(GPP_D18, NONE),
+ PAD_NC(GPP_D19, NONE),
+ PAD_NC(GPP_D20, NONE),
+ PAD_NC(GPP_D21, NONE),
+ PAD_NC(GPP_D22, NONE),
+ PAD_CFG_GPO(GPP_D23, 1, DEEP), // GPU_EVENT#
+
+ /* ------- GPIO Group GPP_E ------- */
+ PAD_NC(GPP_E0, NONE),
+ PAD_CFG_NF(GPP_E1, UP_20K, DEEP, NF1), // SATAGP1
+ PAD_NC(GPP_E2, NONE),
+ PAD_CFG_GPI(GPP_E3, NONE, DEEP), // SMI#
+ PAD_CFG_NF(GPP_E4, NONE, PWROK, NF1), // DEVSLP0
+ PAD_CFG_NF(GPP_E5, NONE, DEEP, NF1), // DEVSLP1
+ PAD_NC(GPP_E6, NONE),
+ PAD_NC(GPP_E7, NONE),
+ PAD_CFG_NF(GPP_E8, NONE, DEEP, NF1), // SATA_LED#
+ PAD_CFG_GPI(GPP_E9, NONE, DEEP), // USB_OC0#
+ PAD_CFG_GPI(GPP_E10, NONE, DEEP), // USB_OC1#
+ PAD_CFG_GPI(GPP_E11, NONE, DEEP), // USB_OC2#
+ PAD_CFG_GPI(GPP_E12, NONE, DEEP), // USB_OC3#
+
+ /* ------- GPIO Group GPP_F ------- */
+ PAD_NC(GPP_F0, NONE),
+ PAD_NC(GPP_F1, NONE),
+ PAD_CFG_GPO(GPP_F2, 1, PLTRST), // GPIO_LANRTD3
+ PAD_CFG_GPO(GPP_F3, 1, DEEP), // LAN_PLT_RST#
+ PAD_CFG_GPO(GPP_F4, 1, DEEP), // SATA_PWR_EN
+ PAD_CFG_NF(GPP_F5, NONE, DEEP, NF1), // 1P05_CTRL
+ PAD_NC(GPP_F6, NONE),
+ PAD_CFG_GPI(GPP_F7, NONE, DEEP), // GPIO4_GC6_NVDD_EN_R
+ //PAD_CFG_GPO(GPP_F8, 1, DEEP), // DGPU_RST#_PCH
+ //PAD_CFG_GPO(GPP_F9, 1, DEEP), // DGPU_PWR_EN
+ PAD_CFG_GPI(GPP_F10, NONE, DEEP), // BIOS_REC
+ PAD_CFG_GPI(GPP_F11, NONE, DEEP), // PCH_RSVD
+ PAD_CFG_GPI(GPP_F12, NONE, DEEP), // WLAN_EN
+ PAD_CFG_GPI(GPP_F13, NONE, DEEP), // GP39_GFX_CRB_DETECT
+ PAD_NC(GPP_F14, NONE),
+ PAD_CFG_GPI(GPP_F15, NONE, DEEP), // H_SKTOCC_N
+ PAD_NC(GPP_F16, NONE),
+ PAD_CFG_GPO(GPP_F17, 1, DEEP), // SB_BLON
+ PAD_NC(GPP_F18, NONE),
+ //PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), // NB_ENAVDD
+ PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1), // BLON
+ PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1), // EDP_BRIGHTNESS
+ PAD_NC(GPP_F22, NONE), // VNN_CTRL
+ PAD_NC(GPP_F23, NONE),
+
+ /* ------- GPIO Group GPP_G ------- */
+ PAD_NC(GPP_G0, NONE),
+ PAD_CFG_GPI(GPP_G1, NONE, DEEP), // CNVI_DET#
+ PAD_NC(GPP_G2, NONE),
+ PAD_NC(GPP_G3, NONE),
+ PAD_NC(GPP_G4, NONE),
+ PAD_NC(GPP_G5, NONE),
+ PAD_NC(GPP_G6, NONE),
+ PAD_NC(GPP_G7, NONE),
+ PAD_NC(GPP_G8, NONE),
+ PAD_CFG_GPI(GPP_G9, NONE, DEEP), // GPP_G9
+ PAD_NC(GPP_G10, NONE),
+ PAD_CFG_GPI(GPP_G11, NONE, DEEP), // GPP_G11
+ PAD_NC(GPP_G12, NATIVE),
+ PAD_CFG_GPI(GPP_G13, NONE, DEEP), // GPP_G13
+ PAD_NC(GPP_G14, NONE),
+ PAD_NC(GPP_G15, NONE),
+
+ /* ------- GPIO Group GPP_H ------- */
+ PAD_NC(GPP_H0, NONE),
+ PAD_CFG_NF(GPP_H1, NONE, DEEP, NF1), // SDD_CLKREQ#
+ PAD_CFG_NF(GPP_H2, NONE, DEEP, NF1), // LAN_CLKREQ#
+ PAD_CFG_NF(GPP_H3, NONE, DEEP, NF1), // PEG_CLKREQ#
+ PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1), // SDD2_CLKREQ#
+ PAD_NC(GPP_H5, NONE),
+ PAD_CFG_GPI(GPP_H6, NONE, DEEP), // SB_KBCRST#
+ PAD_NC(GPP_H7, NONE),
+ PAD_NC(GPP_H8, NONE),
+ PAD_NC(GPP_H9, NONE),
+ PAD_NC(GPP_H10, NONE),
+ PAD_NC(GPP_H11, NONE),
+ PAD_NC(GPP_H12, NONE),
+ PAD_NC(GPP_H13, NONE),
+ PAD_NC(GPP_H14, NONE),
+ PAD_NC(GPP_H15, NONE),
+ PAD_NC(GPP_H16, NONE),
+ PAD_CFG_GPO(GPP_H17, 1, DEEP), // SATA_M2_PWR_EN2
+ PAD_NC(GPP_H18, NONE),
+ PAD_NC(GPP_H19, NONE), // GSYNC_DET
+ PAD_NC(GPP_H20, NONE),
+ PAD_NC(GPP_H21, NONE),
+ PAD_NC(GPP_H22, NONE),
+ PAD_CFG_GPO(GPP_H23, 1, DEEP), // GPP_H23_SDD_RST#
+
+ /* ------- GPIO Group GPP_I ------- */
+ PAD_NC(GPP_I0, NONE),
+ _PAD_CFG_STRUCT(GPP_I1, 0x46880100, 0x0000), // MDP_E_HPD_PCH
+ _PAD_CFG_STRUCT(GPP_I2, 0x46880100, 0x0000), // DP_F_HPD
+ PAD_NC(GPP_I3, NONE),
+ PAD_NC(GPP_I4, NONE),
+ PAD_CFG_NF(GPP_I5, NONE, DEEP, NF1), // HDMI_CTRLCLK
+ PAD_CFG_NF(GPP_I6, NONE, DEEP, NF1), // HDMI_CTRLDATA
+ PAD_NC(GPP_I7, NONE),
+ PAD_NC(GPP_I8, NONE),
+ PAD_CFG_GPO(GPP_I9, 1, DEEP), // GGPP_I9_SDD2_RST#
+ PAD_CFG_TERM_GPO(GPP_I10, 0, DN_20K, DEEP), // GPP_I10_TEST_R
+ PAD_CFG_NF(GPP_I11, NONE, DEEP, NF2), // SMD_7411
+ PAD_CFG_NF(GPP_I12, NONE, DEEP, NF2), // SMC_7411
+ PAD_CFG_GPI(GPP_I13, NONE, PLTRST), // USB_OC6#
+ PAD_CFG_GPI(GPP_I14, NONE, PLTRST), // USB_OC7#
+
+ /* ------- GPIO Group GPP_J ------- */
+ PAD_CFG_NF(GPP_J0, NONE, DEEP, NF1), // CNVI_GNSS_PA_BLANKING
+ PAD_CFG_NF(GPP_J1, NONE, DEEP, NF1), // CPU_C10_GATE#
+ PAD_CFG_NF(GPP_J2, NONE, DEEP, NF1), // CNVI_BRI_DT / crystal select
+ PAD_CFG_NF(GPP_J3, UP_20K, DEEP, NF1), // CNVI_BRI_RSP
+ PAD_CFG_NF(GPP_J4, NONE, DEEP, NF1), // CNVI_RGI_DT / M.2 CNVi strap
+ PAD_CFG_NF(GPP_J5, UP_20K, DEEP, NF1), // CNVI_RGI_RSP
+ PAD_CFG_NF(GPP_J6, NONE, DEEP, NF1), // CNVI_MFUART2_RXD
+ PAD_CFG_NF(GPP_J7, NONE, DEEP, NF1), // CNVI_MFUART2_TXD
+ PAD_CFG_GPI(GPP_J8, NONE, PLTRST), // GPIO4_GC6_NVDD_EN_R
+ PAD_NC(GPP_J9, NONE),
+
+ /* ------- GPIO Group GPP_K ------- */
+ PAD_CFG_GPO(GPP_K0, 0, DEEP), // DGPU_OVRM
+ PAD_NC(GPP_K1, NONE),
+ PAD_CFG_GPI(GPP_K2, NONE, DEEP), // DGPU_PWRGD_R
+ PAD_NC(GPP_K3, NONE),
+ PAD_NC(GPP_K4, NONE),
+ PAD_NC(GPP_K5, NONE),
+ PAD_CFG_NF(GPP_K6, NONE, DEEP, NF1), // EDP_HPD
+ PAD_CFG_NF(GPP_K7, NONE, DEEP, NF1), // HDMI_HPD
+ PAD_CFG_NF(GPP_K8, NONE, DEEP, NF1), // CORE_VID0
+ PAD_CFG_NF(GPP_K9, NONE, DEEP, NF1), // CORE_VID1
+ PAD_NC(GPP_K10, NONE),
+ PAD_CFG_GPI(GPP_K11, NONE, PLTRST), // GC6_FB_EN_PCH
+
+ /* ------- GPIO Group GPP_R ------- */
+ PAD_CFG_NF(GPP_R0, NONE, DEEP, NF1), // HDA_BITCLK
+ PAD_CFG_NF(GPP_R1, NATIVE, DEEP, NF1), // HDA_SYNC
+ PAD_CFG_NF(GPP_R2, NATIVE, DEEP, NF1), // HDA_SDOUT / ME_WE
+ PAD_CFG_NF(GPP_R3, NATIVE, DEEP, NF1), // HDA_SDIN0
+ PAD_CFG_NF(GPP_R4, NONE, DEEP, NF1), // HDA_RST#
+ PAD_NC(GPP_R5, NONE),
+ PAD_NC(GPP_R6, NONE),
+ PAD_NC(GPP_R7, NONE),
+ PAD_NC(GPP_R8, NONE),
+ PAD_NC(GPP_R9, NONE),
+ PAD_NC(GPP_R10, NONE),
+ PAD_NC(GPP_R11, NONE),
+ PAD_CFG_GPI_INT(GPP_R12, NONE, PLTRST, LEVEL), // TP_ATTN#
+ PAD_NC(GPP_R13, NONE),
+ PAD_NC(GPP_R14, NONE),
+ PAD_NC(GPP_R15, NONE),
+ PAD_NC(GPP_R16, NONE),
+ PAD_NC(GPP_R17, NONE),
+ PAD_NC(GPP_R18, NONE),
+ PAD_NC(GPP_R19, NONE),
+
+ /* ------- GPIO Group GPP_S ------- */
+ PAD_NC(GPP_S0, NONE),
+ PAD_NC(GPP_S1, NONE),
+ PAD_NC(GPP_S2, NONE),
+ PAD_NC(GPP_S3, NONE), // 100k pull-down
+ PAD_NC(GPP_S4, NONE),
+ PAD_NC(GPP_S5, NONE),
+ PAD_CFG_GPI(GPP_S6, NONE, DEEP), // MIC_CLK_PCH
+ PAD_CFG_GPI(GPP_S7, NONE, DEEP), // MIC_DATA_PCH
+};
+
+void variant_configure_gpios(void)
+{
+ gpio_configure_pads(gpio_table, ARRAY_SIZE(gpio_table));
+}
diff --git a/src/mainboard/system76/tgl-h/variants/gaze16-3060/gpio_early.c b/src/mainboard/system76/tgl-h/variants/gaze16-3060/gpio_early.c
new file mode 100644
index 000000000000..8c97e7f45eab
--- /dev/null
+++ b/src/mainboard/system76/tgl-h/variants/gaze16-3060/gpio_early.c
@@ -0,0 +1,17 @@
+/* SPDX-License-Identifier: GPL-2.0-only */
+
+#include <soc/gpio.h>
+#include <variant/gpio.h>
+
+static const struct pad_config early_gpio_table[] = {
+ PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1), // UART2_RXD
+ PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1), // UART2_TXD
+ PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), // NB_ENAVDD
+ PAD_CFG_GPO(GPP_F8, 0, DEEP), // DGPU_RST#_PCH
+ PAD_CFG_GPO(GPP_F9, 0, DEEP), // DGPU_PWR_EN
+};
+
+void variant_configure_early_gpios(void)
+{
+ gpio_configure_pads(early_gpio_table, ARRAY_SIZE(early_gpio_table));
+}
diff --git a/src/mainboard/system76/tgl-h/variants/gaze16-3060/hda_verb.c b/src/mainboard/system76/tgl-h/variants/gaze16-3060/hda_verb.c
new file mode 100644
index 000000000000..491e32b2b170
--- /dev/null
+++ b/src/mainboard/system76/tgl-h/variants/gaze16-3060/hda_verb.c
@@ -0,0 +1,26 @@
+/* SPDX-License-Identifier: GPL-2.0-only */
+
+#include <device/azalia_device.h>
+
+const u32 cim_verb_data[] = {
+ /* Realtek, ALC256 */
+ 0x10ec0256, /* Vendor ID */
+ 0x155850e2, /* Subsystem ID */
+ 12, /* Number of entries */
+ AZALIA_SUBVENDOR(0, 0x155850e2),
+ AZALIA_RESET(1),
+ AZALIA_PIN_CFG(0, 0x12, 0x90a60130),
+ AZALIA_PIN_CFG(0, 0x13, 0x40000000),
+ AZALIA_PIN_CFG(0, 0x14, 0x90170110),
+ AZALIA_PIN_CFG(0, 0x18, 0x411111f0),
+ AZALIA_PIN_CFG(0, 0x19, 0x411111f0),
+ AZALIA_PIN_CFG(0, 0x1a, 0x02a11040),
+ AZALIA_PIN_CFG(0, 0x1b, 0x411111f0),
+ AZALIA_PIN_CFG(0, 0x1d, 0x41789c6d),
+ AZALIA_PIN_CFG(0, 0x1e, 0x411111f0),
+ AZALIA_PIN_CFG(0, 0x21, 0x02211020),
+};
+
+const u32 pc_beep_verbs[] = {};
+
+AZALIA_ARRAY_SIZES;
diff --git a/src/mainboard/system76/tgl-h/variants/gaze16-3060/overridetree.cb b/src/mainboard/system76/tgl-h/variants/gaze16-3060/overridetree.cb
new file mode 100644
index 000000000000..881b2c5caf77
--- /dev/null
+++ b/src/mainboard/system76/tgl-h/variants/gaze16-3060/overridetree.cb
@@ -0,0 +1,76 @@
+chip soc/intel/tigerlake
+ device domain 0 on
+ subsystemid 0x1558 0x50e1 inherit
+
+ device ref peg1 on
+ # PCIe PEG1 x16, Clock 9 (DGPU)
+ register "PcieClkSrcUsage[9]" = "0x41"
+ register "PcieClkSrcClkReq[9]" = "9"
+ chip soc/intel/common/block/pcie/rtd3
+ register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_F9)" # DGPU_PWR_EN
+ register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_F8)" # DGPU_RST#_PCH
+ register "enable_delay_ms" = "16"
+ register "enable_off_delay_ms" = "4"
+ register "reset_delay_ms" = "10"
+ register "reset_off_delay_ms" = "4"
+ register "srcclk_pin" = "9" # PEG_CLKREQ#
+ device generic 0 on end
+ end
+ end
+ device ref peg0 on
+ # PCIe PEG0 x4, Clock 7 (SSD1)
+ register "PcieClkSrcUsage[7]" = "0x40"
+ register "PcieClkSrcClkReq[7]" = "7"
+ end
+ device ref south_xhci on
+ # USB2
+ register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # USB 3.2 Gen 2 (Right)
+ register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # USB 3.2 Gen 1 (Left)
+ register "usb2_ports[2]" = "USB2_PORT_TYPE_C(OC_SKIP)" # USB 3.2 Gen 2 Type C (Back)
+ register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # USB 2.0 (Left)
+ register "usb2_ports[7]" = "USB2_PORT_MID(OC_SKIP)" # Camera
+ register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Per-Key
+ register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # Fingerprint
+ register "usb2_ports[13]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
+ # USB3
+ register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB 3.2 Gen 2 (Right)
+ register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB 3.2 Gen 1 (Left)
+ register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB 3.2 Gen 2 Type C (Back)
+ end
+ device ref sata on
+ register "SataPortsEnable[0]" = "1" # HDD (SATA0B)
+ register "SataPortsEnable[1]" = "1" # SSD2 (SATA1A)
+ end
+ device ref pcie_rp5 on
+ # PCIe root port #5 x1, Clock 8 (GLAN)
+ register "PcieRpEnable[4]" = "1"
+ register "PcieRpLtrEnable[4]" = "1"
+ #register "PcieClkSrcUsage[8]" = "4"
+ register "PcieClkSrcClkReq[8]" = "8"
+ end
+ device ref pcie_rp7 on
+ # PCIe root port #7 x1, Clock 3 (CARD)
+ register "PcieRpEnable[6]" = "1"
+ register "PcieRpLtrEnable[6]" = "1"
+ register "PcieClkSrcUsage[3]" = "6"
+ register "PcieClkSrcClkReq[3]" = "3"
+ end
+ device ref pcie_rp8 on
+ # PCIe root port #8 x1, Clock 2 (WLAN)
+ register "PcieRpEnable[7]" = "1"
+ register "PcieRpLtrEnable[7]" = "1"
+ register "PcieClkSrcUsage[2]" = "7"
+ register "PcieClkSrcClkReq[2]" = "2"
+ register "PcieRpSlotImplemented[7]" = "1"
+ end
+ device ref pcie_rp9 on
+ # PCIe root port #9 x4, Clock 10 (SSD2)
+ register "PcieRpEnable[8]" = "1"
+ register "PcieRpLtrEnable[8]" = "1"
+ register "PcieClkSrcUsage[10]" = "8"
+ register "PcieClkSrcClkReq[10]" = "10"
+ register "PcieRpSlotImplemented[8]" = "1"
+ end
+ device ref gbe on end
+ end
+end
diff --git a/src/mainboard/system76/tgl-h/variants/gaze16-3060/ramstage.c b/src/mainboard/system76/tgl-h/variants/gaze16-3060/ramstage.c
new file mode 100644
index 000000000000..0f83461ae402
--- /dev/null
+++ b/src/mainboard/system76/tgl-h/variants/gaze16-3060/ramstage.c
@@ -0,0 +1,18 @@
+/* SPDX-License-Identifier: GPL-2.0-only */
+
+#include <soc/ramstage.h>
+
+void mainboard_silicon_init_params(FSP_S_CONFIG *params)
+{
+ params->PchLegacyIoLowLatency = 1;
+
+ // PEG0 Config
+ params->CpuPcieRpAdvancedErrorReporting[0] = 0;
+ params->CpuPcieRpLtrEnable[0] = 1;
+ params->CpuPcieRpPtmEnabled[0] = 0;
+
+ // PEG1 Config
+ params->CpuPcieRpAdvancedErrorReporting[1] = 0;
+ params->CpuPcieRpLtrEnable[1] = 1;
+ params->CpuPcieRpPtmEnabled[1] = 0;
+}
diff --git a/src/mainboard/system76/tgl-h/variants/gaze16-3060/romstage.c b/src/mainboard/system76/tgl-h/variants/gaze16-3060/romstage.c
new file mode 100644
index 000000000000..ed8397caf86c
--- /dev/null
+++ b/src/mainboard/system76/tgl-h/variants/gaze16-3060/romstage.c
@@ -0,0 +1,16 @@
+/* SPDX-License-Identifier: GPL-2.0-only */
+
+#include <soc/pch.h>
+#include <variant/romstage.h>
+
+void variant_memory_init_params(FSPM_UPD *mupd)
+{
+ // Enable M.2 PCIE 4.0 and PEG1
+ mupd->FspmConfig.CpuPcieRpEnableMask = 0x3;
+
+ // B variant uses Intel GbE
+ if (CONFIG(BOARD_SYSTEM76_GAZE16_3060_B))
+ mupd->FspmConfig.PcieClkSrcUsage[8] = PCIE_CLK_LAN;
+ else
+ mupd->FspmConfig.PcieClkSrcUsage[8] = 4;
+}