summaryrefslogtreecommitdiffstats
path: root/src/mainboard/google/hatch/variants/mushu/include/variant/acpi/dptf.asl
blob: f4d7ab5a0f94bb461c5dea21b2d769a9604706e1 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
/* SPDX-License-Identifier: GPL-2.0-only */

#define DPTF_CPU_PASSIVE	93
#define DPTF_CPU_CRITICAL	99
#define DPTF_CPU_ACTIVE_AC0	85
#define DPTF_CPU_ACTIVE_AC1	70
#define DPTF_CPU_ACTIVE_AC2	65
#define DPTF_CPU_ACTIVE_AC3	60
#define DPTF_CPU_ACTIVE_AC4	50
#define DPTF_CPU_ACTIVE_AC5	40

#define DPTF_TSR0_SENSOR_ID	0
#define DPTF_TSR0_SENSOR_NAME	"Charger"
#define DPTF_TSR0_PASSIVE	90
#define DPTF_TSR0_CRITICAL	99
#define DPTF_TSR0_ACTIVE_AC0	80
#define DPTF_TSR0_ACTIVE_AC1	70
#define DPTF_TSR0_ACTIVE_AC2	65
#define DPTF_TSR0_ACTIVE_AC3	60
#define DPTF_TSR0_ACTIVE_AC4	55
#define DPTF_TSR0_ACTIVE_AC5	50

#define DPTF_TSR1_SENSOR_ID	2
#define DPTF_TSR1_SENSOR_NAME	"GPU"
#define DPTF_TSR1_PASSIVE	93
#define DPTF_TSR1_CRITICAL	99
#define DPTF_TSR1_ACTIVE_AC0	85
#define DPTF_TSR1_ACTIVE_AC1	70
#define DPTF_TSR1_ACTIVE_AC2	65
#define DPTF_TSR1_ACTIVE_AC3	60
#define DPTF_TSR1_ACTIVE_AC4	50
#define DPTF_TSR1_ACTIVE_AC5	40

#define DPTF_TSR2_SENSOR_ID	4
#define DPTF_TSR2_SENSOR_NAME	"F75303_GPU"
#define DPTF_TSR2_PASSIVE	93
#define DPTF_TSR2_CRITICAL	99
#define DPTF_TSR2_ACTIVE_AC0	85
#define DPTF_TSR2_ACTIVE_AC1	70
#define DPTF_TSR2_ACTIVE_AC2	65
#define DPTF_TSR2_ACTIVE_AC3	60
#define DPTF_TSR2_ACTIVE_AC4	50
#define DPTF_TSR2_ACTIVE_AC5	40

#define DPTF_TSR3_SENSOR_ID	5
#define DPTF_TSR3_SENSOR_NAME	"F75303_GPU_POWER"
#define DPTF_TSR3_PASSIVE	90
#define DPTF_TSR3_CRITICAL	99
#define DPTF_TSR3_ACTIVE_AC0	80
#define DPTF_TSR3_ACTIVE_AC1	70
#define DPTF_TSR3_ACTIVE_AC2	65
#define DPTF_TSR3_ACTIVE_AC3	60
#define DPTF_TSR3_ACTIVE_AC4	55
#define DPTF_TSR3_ACTIVE_AC5	50

#define DPTF_ENABLE_CHARGER
#define DPTF_ENABLE_FAN_CONTROL

/* Charger performance states, board-specific values from charger and EC */
Name (CHPS, Package () {
	Package () { 0, 0, 0, 0, 255, 0x6a4, "mA", 0 },	/* 1.7A (MAX) */
	Package () { 0, 0, 0, 0, 24, 0x600, "mA", 0 },	/* 1.5A */
	Package () { 0, 0, 0, 0, 16, 0x400, "mA", 0 },	/* 1.0A */
	Package () { 0, 0, 0, 0, 8, 0x200, "mA", 0 },	/* 0.5A */
})

/* DFPS: Fan Performance States */
Name (DFPS, Package () {
	0,	// Revision
	/*
	 * TODO : Need to update this Table after characterization.
	 *	  These are initial reference values.
	 */
	/* Control, Trip Point, Speed, NoiseLevel, Power */
	Package () {90,		0xFFFFFFFF,	6700,	220,	2200},
	Package () {80,		0xFFFFFFFF,	5800,	180,	1800},
	Package () {70,		0xFFFFFFFF,	5000,	145,	1450},
	Package () {60,		0xFFFFFFFF,	4900,	115,	1150},
	Package () {50,		0xFFFFFFFF,	3838,	90,	900},
	Package () {40,		0xFFFFFFFF,	2904,	55,	550},
	Package () {30,		0xFFFFFFFF,	2337,	30,	300},
	Package () {20,		0xFFFFFFFF,	1608,	15,	150},
	Package () {10,		0xFFFFFFFF,	800,	10,	100},
	Package () {0,		0xFFFFFFFF,	0,	0,	50}
})

Name (DART, Package () {
	/* Fan effect on CPU */
	0,	// Revision
	Package () {
		/*
		 * Source, Target, Weight, AC0, AC1, AC2, AC3, AC4, AC5, AC6,
		 *	AC7, AC8, AC9
		 */
		\_SB.DPTF.TFN1, \_SB.PCI0.TCPU, 100, 77, 71, 68, 65, 59, 55, 0,
			0, 0, 0
	},
	Package () {
		\_SB.DPTF.TFN1, \_SB.DPTF.TSR0, 100, 77, 71, 68, 65, 59, 55, 0,
			0, 0, 0
	},
	Package () {
		\_SB.DPTF.TFN1, \_SB.DPTF.TSR1, 100, 77, 71, 68, 65, 59, 55, 0,
			0, 0, 0
	},
	Package () {
		\_SB.DPTF.TFN1, \_SB.DPTF.TSR2, 100, 77, 71, 68, 65, 59, 55, 0,
			0, 0, 0
	},
	Package () {
		\_SB.DPTF.TFN1, \_SB.DPTF.TSR3, 100, 77, 71, 68, 65, 59, 55, 0,
			0, 0, 0
	}
})

Name (DTRT, Package () {
	/* CPU Throttle Effect on CPU */
	Package () { \_SB.PCI0.TCPU, \_SB.PCI0.TCPU, 100, 10, 0, 0, 0, 0 },

	/* CPU Throttle Effect on GPU (TSR1) */
	Package () { \_SB.PCI0.TCPU, \_SB.DPTF.TSR1, 100, 10, 0, 0, 0, 0 },

	/* CPU Throttle Effect on F75303_GPU (TSR2) */
	Package () { \_SB.PCI0.TCPU, \_SB.DPTF.TSR2, 100, 10, 0, 0, 0, 0 },

	/* CPU Throttle Effect on F75303_GPU_POWER (TSR3) */
	Package () { \_SB.PCI0.TCPU, \_SB.DPTF.TSR2, 100, 10, 0, 0, 0, 0 },

	/* Charger Throttle Effect on Charger (TSR0) */
	Package () { \_SB.DPTF.TCHG, \_SB.DPTF.TSR0, 100, 10, 0, 0, 0, 0 }
})

Name (MPPC, Package ()
{
	0x2,		/* Revision */
	Package () {	/* Power Limit 1 */
		0,	/* PowerLimitIndex, 0 for Power Limit 1 */
		15000,	/* PowerLimitMinimum */
		25000,	/* PowerLimitMaximum */
		28000,	/* TimeWindowMinimum */
		32000,	/* TimeWindowMaximum */
		500	/* StepSize */
	},
	Package () {	/* Power Limit 2 */
		1,	/* PowerLimitIndex, 1 for Power Limit 2 */
		25000,	/* PowerLimitMinimum */
		44000,	/* PowerLimitMaximum */
		28000,	/* TimeWindowMinimum */
		32000,	/* TimeWindowMaximum */
		500	/* StepSize */
	}
})