summaryrefslogtreecommitdiffstats
path: root/src/soc/example/min86/Kconfig
blob: 6de7bba8b947162356af7d7a30e035aec45af0a5 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
## SPDX-License-Identifier: GPL-2.0-only

config SOC_EXAMPLE_MIN86
	bool
	select ARCH_X86
	select NO_MONOTONIC_TIMER
	select NO_ECAM_MMCONF_SUPPORT
	select UNKNOWN_TSC_RATE
	help
	  This example SoC code along with the example/min86 mainboard
	  should serve as a minimal example how a buildable x86 SoC code
	  base can look like.

	  This can serve, for instance, as a basis to add new SoCs to
	  coreboot. Starting with a buildable commit should help with
	  the review of the actual code, and also avoid any regressions
	  when common coreboot code changes.

if SOC_EXAMPLE_MIN86

config DCACHE_BSP_STACK_SIZE		# required by arch/x86/car.ld
	default 0x100

endif