summaryrefslogtreecommitdiffstats
path: root/it85spi.c
diff options
context:
space:
mode:
authorEdward O'Callaghan <quasisec@google.com>2020-11-02 14:43:10 +1100
committerEdward O'Callaghan <quasisec@chromium.org>2020-11-14 03:27:15 +0000
commiteeef125b39cc7e19d987b5b40e92b7865dddd19a (patch)
tree581f8b8672bf20a3bcd925141b4e050948c5546d /it85spi.c
parent1b4de5c600f333ef32706db8d2883642b078f8bd (diff)
downloadflashrom-eeef125b39cc7e19d987b5b40e92b7865dddd19a.tar.gz
flashrom-eeef125b39cc7e19d987b5b40e92b7865dddd19a.tar.bz2
flashrom-eeef125b39cc7e19d987b5b40e92b7865dddd19a.zip
chipset_enable.c: Add Intel pch7 did=0x1e4{1,2,3} support
Modified to be pch7 over pch6 as per-coreboot and review comments. BUG=none BRANCH=none TEST=none Change-Id: Ic69dc024e9af0c43d6b3a8213a5dc5d2f898c447 Signed-off-by: Edward O'Callaghan <quasisec@google.com> Reviewed-on: https://review.coreboot.org/c/flashrom/+/47090 Reviewed-by: Sam McNally <sammc@google.com> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'it85spi.c')
0 files changed, 0 insertions, 0 deletions