summaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorMichal Simek <michal.simek@xilinx.com>2014-09-24 15:16:01 +0200
committerMichal Simek <michal.simek@xilinx.com>2014-10-20 15:19:10 +0200
commit8abef06b63e639b910d202319be9e8151ac3a1ed (patch)
tree52faa95cc47cb0f4dc525f279614e01d78efe44a
parente8b397754a712f1b3c3fbf448ad836034ecc6643 (diff)
downloadlinux-stable-8abef06b63e639b910d202319be9e8151ac3a1ed.tar.gz
linux-stable-8abef06b63e639b910d202319be9e8151ac3a1ed.tar.bz2
linux-stable-8abef06b63e639b910d202319be9e8151ac3a1ed.zip
ARM: zynq: DT: Add missing address for L2 pl310
By in sync with others node and add also baseaddr to the node name. Signed-off-by: Michal Simek <michal.simek@xilinx.com>
-rw-r--r--arch/arm/boot/dts/zynq-7000.dtsi2
1 files changed, 1 insertions, 1 deletions
diff --git a/arch/arm/boot/dts/zynq-7000.dtsi b/arch/arm/boot/dts/zynq-7000.dtsi
index 1836a60444fa..772381fe07bb 100644
--- a/arch/arm/boot/dts/zynq-7000.dtsi
+++ b/arch/arm/boot/dts/zynq-7000.dtsi
@@ -136,7 +136,7 @@
<0xF8F00100 0x100>;
};
- L2: cache-controller {
+ L2: cache-controller@f8f02000 {
compatible = "arm,pl310-cache";
reg = <0xF8F02000 0x1000>;
arm,data-latency = <3 2 2>;