summaryrefslogtreecommitdiffstats
path: root/Documentation/devicetree/bindings/clock/samsung,exynosautov9-clock.yaml
diff options
context:
space:
mode:
authorDavid Virag <virag.david003@gmail.com>2022-10-13 17:13:40 +0200
committerKrzysztof Kozlowski <krzysztof.kozlowski@linaro.org>2022-10-18 09:15:44 -0400
commitef80c95c29dc67c3034f32d93c41e2ede398e387 (patch)
tree0ee5f706290faa973b5918820495851b0aaa5b7a /Documentation/devicetree/bindings/clock/samsung,exynosautov9-clock.yaml
parent9abf2313adc1ca1b6180c508c25f22f9395cc780 (diff)
downloadlinux-stable-ef80c95c29dc67c3034f32d93c41e2ede398e387.tar.gz
linux-stable-ef80c95c29dc67c3034f32d93c41e2ede398e387.tar.bz2
linux-stable-ef80c95c29dc67c3034f32d93c41e2ede398e387.zip
clk: samsung: exynos7885: Correct "div4" clock parents
"div4" DIVs which divide PLLs by 4 are actually dividing "div2" DIVs by 2 to achieve a by 4 division, thus their parents are the respective "div2" DIVs. These DIVs were mistakenly set to have the PLLs as parents. This leads to the kernel thinking "div4"s and everything under them run at 2x the clock speed. Fix this. Fixes: 45bd8166a1d8 ("clk: samsung: Add initial Exynos7885 clock driver") Signed-off-by: David Virag <virag.david003@gmail.com> Acked-by: Chanwoo Choi <cw00.choi@samsung.com> Link: https://lore.kernel.org/r/20221013151341.151208-1-virag.david003@gmail.com Signed-off-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Diffstat (limited to 'Documentation/devicetree/bindings/clock/samsung,exynosautov9-clock.yaml')
0 files changed, 0 insertions, 0 deletions