summaryrefslogtreecommitdiffstats
path: root/drivers/clk
Commit message (Expand)AuthorAgeFilesLines
...
* | | | | | clk: oxnas: make it explicitly non-modularPaul Gortmaker2016-07-061-12/+3
* | | | | | clk: Kconfig: Name RK818 in Kconfig for COMMON_CLK_RK808Wadim Egorov2016-07-061-2/+2
* | | | | | clk: hi6220: Change syspll and media_syspll clk to 1.19GHzXinliang Liu2016-07-061-2/+2
* | | | | | clk: meson: make gxbb explicitly non-modularPaul Gortmaker2016-07-061-14/+4
* | | | | | clk: meson8b: make it explicitly non-modularPaul Gortmaker2016-07-061-15/+4
* | | | | | clk: qcom: add EBI2 clocks to the MSM8660 GCCLinus Walleij2016-07-011-0/+28
* | | | | | clk: imx7d: only enable minimum required clocksDong Aisheng2016-07-011-8/+10
* | | | | | clk: imx7d: using api with flag CLK_OPS_PARENT_ENABLEDong Aisheng2016-07-011-357/+357
* | | | | | clk: imx: add clk api for supporting CLK_OPS_PARENT_ENABLE clocksDong Aisheng2016-07-011-0/+32
* | | | | | clk: imx: re-order and concentrate the same type of clk apiDong Aisheng2016-07-011-29/+29
* | | | | | clk: core: support clocks which requires parents enable (part 2)Dong Aisheng2016-07-011-15/+33
* | | | | | clk: core: support clocks which requires parents enable (part 1)Dong Aisheng2016-07-011-0/+5
* | | | | | clk: move clk_disable_unused after clk_core_disable_unprepare functionDong Aisheng2016-07-011-98/+98
* | | | | | clk: introduce clk_core_enable_lock and clk_core_disable_lock functionsDong Aisheng2016-07-011-22/+63
* | | | | | Merge tag 'v4.8-rockchip-clk1' of git://git.kernel.org/pub/scm/linux/kernel/g...Stephen Boyd2016-07-012-52/+84
|\ \ \ \ \ \
| * | | | | | clk: rockchip: fix incorrect rk3399 spdif-DPTX divider bitsXing Zheng2016-07-011-1/+1
| * | | | | | clk: rockchip: export rk3228 MAC clocksXing Zheng2016-07-011-11/+11
| * | | | | | clk: rockchip: rename rk3228 sclk_macphy_50m to sclk_mac_extclkXing Zheng2016-07-011-3/+3
| * | | | | | clk: rockchip: export rk3228 audio clocksXing Zheng2016-07-011-4/+4
| * | | | | | clk: rockchip: include rk3228 downstream muxes into fractional dividersXing Zheng2016-07-011-29/+52
| * | | | | | clk: rockchip: fix incorrect rk3228 clock registersXing Zheng2016-06-221-9/+9
| * | | | | | clk: rockchip: add a dummy clock for the watchdog pclk on rk3399Xing Zheng2016-05-301-0/+9
| |/ / / / /
* | | | | | Merge tag 'tegra-for-4.8-clk' of git://git.kernel.org/pub/scm/linux/kernel/gi...Stephen Boyd2016-07-018-666/+602
|\ \ \ \ \ \
| * | | | | | clk: tegra: Initialize UTMI PLL when enabling PLLUAndrew Bresticker2016-06-306-598/+531
| * | | | | | clk: tegra: Micro-optimize Tegra210 clock setupThierry Reding2016-06-231-4/+4
| * | | | | | clk: tegra: Make sor_safe the parent of dpaux and dpaux1Thierry Reding2016-06-231-2/+2
| * | | | | | clk: tegra: Mark timer clock as criticalThierry Reding2016-06-221-1/+1
| * | | | | | clk: tegra: Enable sor1 and sor1_src on Tegra210Thierry Reding2016-06-171-0/+2
| * | | | | | clk: tegra: Squash sor1 safe/brick/src into a single muxThierry Reding2016-06-172-12/+12
| * | | | | | clk: tegra: Disable spread spectrum on pll_d2Thierry Reding2016-06-171-2/+3
| * | | | | | clk: tegra: Fixup post dividers on Tegra210Thierry Reding2016-06-101-47/+47
| |/ / / / /
* | | | | | clk: fixed-factor: Allow for a few clocks to change the parent rateMaxime Ripard2016-07-011-1/+10
* | | | | | Merge tag 'imx-clk-4.8' of git://git.kernel.org/pub/scm/linux/kernel/git/shaw...Stephen Boyd2016-06-306-49/+53
|\ \ \ \ \ \
| * | | | | | clk: imx6ul: fix gpt2 clock namesDong Aisheng2016-06-161-2/+2
| * | | | | | clk: imx: refine the powerdown bit of clk-pllv3Dong Aisheng2016-06-161-10/+10
| * | | | | | clk: imx: clk-pllv3: fix incorrect handle of enet powerdown bitDong Aisheng2016-06-131-4/+4
| * | | | | | clk: imx: fix pll clock parentsDong Aisheng2016-06-125-34/+34
| * | | | | | clk: imx7d: correct dram pll typeAnson Huang2016-06-121-1/+1
| * | | | | | clk: imx7d: correct dram root clk parent selectAnson Huang2016-06-121-1/+1
| * | | | | | clk: imx: correct AV PLL rate formulaAnson Huang2016-06-121-2/+6
| |/ / / / /
* | | | | | Merge branch 'clk-hw-unregister-fixed-rate' into clk-nextStephen Boyd2016-06-301-0/+11
|\ \ \ \ \ \
| * | | | | | clk: fixed-rate: add clk_hw_unregister_fixed_rate()Masahiro Yamada2016-06-301-0/+11
| |/ / / / /
* | | | | | clk: hisilicon: hi3519: add driver remove path and fix some issuesJiancheng Xue2016-06-301-16/+100
* | | | | | clk: hisilicon: add hisi_clk_unregister_* functionsJiancheng Xue2016-06-301-0/+21
* | | | | | clk: hisilicon: add error processing for hisi_clk_register_* functionsJiancheng Xue2016-06-302-15/+55
* | | | | | clk: hisilicon: add hisi_clk_alloc function.Jiancheng Xue2016-06-302-0/+32
* | | | | | reset: hisilicon: change the definition of hisi_reset_initJiancheng Xue2016-06-303-13/+13
* | | | | | clk: s2mps11: Migrate to clk_hw based OF and registration APIsStephen Boyd2016-06-301-12/+9
* | | | | | clk: stm32f4: Migrate to clk_hw based OF and registration APIsStephen Boyd2016-06-301-6/+6
* | | | | | clk: bcm: iproc: Migrate to clk_hw based registration and OF APIsStephen Boyd2016-06-303-35/+33