| Commit message (Expand) | Author | Age | Files | Lines |
* | intel-iommu: fix endless "Unknown DMAR structure type" loop | Tony Battersby | 2009-02-14 | 1 | -0/+8 |
* | VT-d: handle Invalidation Queue Error to avoid system hang | Yu Zhao | 2009-02-09 | 1 | -16/+45 |
* | intel-iommu: fix build error with INTR_REMAP=y and DMAR=n | Joerg Roedel | 2009-02-09 | 1 | -1/+3 |
* | calculate agaw for each iommu | Weidong Han | 2009-01-03 | 1 | -0/+10 |
* | VT-d: fix segment number being ignored when searching DRHD | Yu Zhao | 2009-01-03 | 1 | -18/+18 |
* | Merge branch 'master' of master.kernel.org:/pub/scm/linux/kernel/git/torvalds... | David Woodhouse | 2008-10-21 | 1 | -26/+31 |
|\ |
|
| * | Merge branch 'genirq-v28-for-linus' of git://git.kernel.org/pub/scm/linux/ker... | Linus Torvalds | 2008-10-20 | 1 | -27/+34 |
| |\ |
|
| | * | dmar: fix dmar_parse_dev() devices_cnt error condition check | Suresh Siddha | 2008-10-16 | 1 | -1/+1 |
| | * | dmar: use list_for_each_entry_safe() in dmar_dev_scope_init() | Suresh Siddha | 2008-10-16 | 1 | -4/+4 |
| | * | dmar: initialize the return value in dmar_parse_dev() | Yinghai Lu | 2008-10-16 | 1 | -1/+1 |
| | * | dmar: fix using early fixmap mapping for DMAR table parsing | Yinghai Lu | 2008-10-16 | 1 | -21/+28 |
* | | | dmar: fix uninitialised 'ret' variable in dmar_parse_dev() | David Woodhouse | 2008-10-18 | 1 | -3/+2 |
* | | | intel-iommu: IA64 support | Fenghua Yu | 2008-10-18 | 1 | -8/+11 |
* | | | dmar: remove the quirk which disables dma-remapping when intr-remapping enabled | Youquan Song | 2008-10-17 | 1 | -15/+5 |
* | | | dmar: context cache and IOTLB invalidation using queued invalidation | Youquan Song | 2008-10-17 | 1 | -0/+56 |
* | | | dmar: use spin_lock_irqsave() in qi_submit_sync() | Suresh Siddha | 2008-10-17 | 1 | -6/+13 |
|/ / |
|
* / | VT-d: Changes to support KVM | Kay, Allen M | 2008-10-15 | 1 | -2/+2 |
|/ |
|
* | x64, x2apic/intr-remap: disable DMA-remapping if Interrupt-remapping is detec... | Suresh Siddha | 2008-07-12 | 1 | -0/+25 |
* | x64, x2apic/intr-remap: Interrupt remapping infrastructure | Suresh Siddha | 2008-07-12 | 1 | -0/+16 |
* | x64, x2apic/intr-remap: Queued invalidation infrastructure (part of VT-d) | Suresh Siddha | 2008-07-12 | 1 | -0/+150 |
* | x64, x2apic/intr-remap: parse ioapic scope under vt-d structures | Suresh Siddha | 2008-07-12 | 1 | -0/+3 |
* | x64, x2apic/intr-remap: Fix the need for RMRR in the DMA-remapping detection | Suresh Siddha | 2008-07-12 | 1 | -3/+1 |
* | x64, x2apic/intr-remap: use CONFIG_DMAR for DMA-remapping specific code | Suresh Siddha | 2008-07-12 | 1 | -11/+24 |
* | x64, x2apic/intr-remap: code re-structuring, to be used by both DMA and Inter... | Suresh Siddha | 2008-07-12 | 1 | -16/+73 |
* | x64, x2apic/intr-remap: fix the need for sequential array allocation of iommus | Suresh Siddha | 2008-07-12 | 1 | -2/+9 |
* | x64, x2apic/intr-remap: Intel vt-d, IOMMU code reorganization | Suresh Siddha | 2008-07-12 | 1 | -1/+89 |
* | copyright owner and author clean up for intel iommu and related files | mark gross | 2008-02-23 | 1 | -4/+5 |
* | Genericizing iova.[ch] | David Miller | 2008-02-06 | 1 | -0/+1 |
* | PCI: More Sanity checks for DMAR | Fenghua Yu | 2008-02-01 | 1 | -3/+17 |
* | Intel IOMMU: DMAR detection and parsing logic | Keshavamurthy, Anil S | 2007-10-22 | 1 | -0/+329 |