diff options
author | Roger Quadros <rogerq@ti.com> | 2020-09-30 15:20:28 +0300 |
---|---|---|
committer | Nishanth Menon <nm@ti.com> | 2020-09-30 07:34:02 -0500 |
commit | 1509295295c03c570bd65c3e393b334c188218cd (patch) | |
tree | fbfbea2b22d769be8389a276f1de00c2ab5286e5 | |
parent | ba90e0c92666979298a2c42ca396ac56d00cf33e (diff) | |
download | linux-1509295295c03c570bd65c3e393b334c188218cd.tar.gz linux-1509295295c03c570bd65c3e393b334c188218cd.tar.bz2 linux-1509295295c03c570bd65c3e393b334c188218cd.zip |
arm64: dts: ti: k3-j7200-main: Add SERDES lane control mux
The SERDES lane control mux registers are present in the
CTRLMMR space.
Signed-off-by: Roger Quadros <rogerq@ti.com>
Signed-off-by: Nishanth Menon <nm@ti.com>
Reviewed-by: Vignesh Raghavendra <vigneshr@ti.com>
Link: https://lore.kernel.org/r/20200930122032.23481-3-rogerq@ti.com
-rw-r--r-- | arch/arm64/boot/dts/ti/k3-j7200-main.dtsi | 15 |
1 files changed, 15 insertions, 0 deletions
diff --git a/arch/arm64/boot/dts/ti/k3-j7200-main.dtsi b/arch/arm64/boot/dts/ti/k3-j7200-main.dtsi index 4a4fcd24f852..8997276158ca 100644 --- a/arch/arm64/boot/dts/ti/k3-j7200-main.dtsi +++ b/arch/arm64/boot/dts/ti/k3-j7200-main.dtsi @@ -18,6 +18,21 @@ }; }; + scm_conf: scm-conf@100000 { + compatible = "ti,j721e-system-controller", "syscon", "simple-mfd"; + reg = <0x00 0x00100000 0x00 0x1c000>; + #address-cells = <1>; + #size-cells = <1>; + ranges = <0x00 0x00 0x00100000 0x1c000>; + + serdes_ln_ctrl: serdes-ln-ctrl@4080 { + compatible = "mmio-mux"; + #mux-control-cells = <1>; + mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */ + <0x4088 0x3>, <0x408c 0x3>; /* SERDES0 lane2/3 select */ + }; + }; + gic500: interrupt-controller@1800000 { compatible = "arm,gic-v3"; #address-cells = <2>; |