summaryrefslogtreecommitdiffstats
path: root/drivers/clk/ingenic
diff options
context:
space:
mode:
authorLevin Du <djw@t-chip.com.cn>2018-08-04 15:31:02 +0800
committerHeiko Stuebner <heiko@sntech.de>2018-08-06 23:46:52 +0200
commit640332d1a089909df08bc9f3e42888a2019c66e2 (patch)
treedc7be9e8f52c6f5a53c88b0455cac3ba2ce7e873 /drivers/clk/ingenic
parenta64ad008980c65d38e6cf6858429c78e6b740c41 (diff)
downloadlinux-640332d1a089909df08bc9f3e42888a2019c66e2.tar.gz
linux-640332d1a089909df08bc9f3e42888a2019c66e2.tar.bz2
linux-640332d1a089909df08bc9f3e42888a2019c66e2.zip
clk: rockchip: Add pclk_rkpwm_pmu to PMU critical clocks in rk3399
PWM2 is commonly used to control voltage of PWM regulator of VDD_LOG in RK3399. On the Firefly-RK3399 board, PWM2 outputs 40 KHz square wave from power on and the VDD_LOG is about 0.9V. When the kernel boots normally into the system, the PWM2 keeps outputing PWM signal. But the kernel hangs randomly after "Starting kernel ..." line on that board. When it happens, PWM2 outputs high level which causes VDD_LOG drops to 0.4V below the normal operating voltage. By adding "pclk_rkpwm_pmu" to the rk3399_pmucru_critical_clocks array, PWM clock is ensured to be prepared at startup and the PWM2 output is normal. After repeated tests, the early boot hang is gone. This patch works on both Firefly-RK3399 and ROC-RK3399-PC boards. Signed-off-by: Levin Du <djw@t-chip.com.cn> Signed-off-by: Heiko Stuebner <heiko@sntech.de>
Diffstat (limited to 'drivers/clk/ingenic')
0 files changed, 0 insertions, 0 deletions