summaryrefslogtreecommitdiffstats
path: root/drivers/nvmem
diff options
context:
space:
mode:
authorDan Williams <dan.j.williams@intel.com>2021-06-09 09:01:51 -0700
committerDan Williams <dan.j.williams@intel.com>2021-06-09 18:02:39 -0700
commit3b94ce7b7bc1b436465a93f19a50e0b495b429a1 (patch)
tree8bbe939ba6313851ffd364dec78c009db1ba3379 /drivers/nvmem
parent7d4b5ca2e2cb5d28db628ec79c706bcfa832feea (diff)
downloadlinux-3b94ce7b7bc1b436465a93f19a50e0b495b429a1.tar.gz
linux-3b94ce7b7bc1b436465a93f19a50e0b495b429a1.tar.bz2
linux-3b94ce7b7bc1b436465a93f19a50e0b495b429a1.zip
cxl/acpi: Enumerate host bridge root ports
While the resources enumerated by the CEDT.CFMWS identify a cxl_port with host bridges as downstream ports, host bridges themselves are upstream ports that decode to downstream ports represented by PCIe Root Ports. Walk the PCIe Root Ports connected to a CXL Host Bridge, identified by the ACPI0016 _HID, and add each one as a cxl_dport of the host bridge cxl_port. For now, component registers are not enumerated, only the first order uport / dport relationships. Reviewed-by: Jonathan Cameron <Jonathan.Cameron@huawei.com> Link: https://lore.kernel.org/r/162325451145.2293126.10149150938788969381.stgit@dwillia2-desk3.amr.corp.intel.com Signed-off-by: Dan Williams <dan.j.williams@intel.com>
Diffstat (limited to 'drivers/nvmem')
0 files changed, 0 insertions, 0 deletions