index
:
linux.git
arm64-uaccess
link_path_walk
linus
master
mmu_gather-race-fix
proc-cmdline
runtime-constants
tty-splice
word-at-a-time
x86-rep-insns
x86-uaccess-cleanup
Linux kernel mainline tree
Linus Torvalds
summary
refs
log
tree
commit
diff
stats
log msg
author
committer
range
path:
root
/
drivers
/
cxl
Commit message (
Expand
)
Author
Age
Files
Lines
*
cxl/memdev: Only show sanitize sysfs files when supported
Davidlohr Bueso
2023-07-28
3
-1
/
+78
*
cxl/memdev: Document security state in kern-doc
Davidlohr Bueso
2023-07-28
1
-0
/
+1
*
cxl/acpi: Return 'rc' instead of '0' in cxl_parse_cfmws()
Breno Leitao
2023-07-18
1
-1
/
+1
*
cxl/acpi: Fix a use-after-free in cxl_parse_cfmws()
Breno Leitao
2023-07-18
1
-2
/
+1
*
cxl/mem: Fix a double shift bug
Dan Carpenter
2023-07-14
1
-1
/
+1
*
cxl: fix CONFIG_FW_LOADER dependency
Arnd Bergmann
2023-07-14
1
-1
/
+2
*
cxl: Fix one kernel-doc comment
Yang Li
2023-06-29
1
-1
/
+1
*
cxl/pci: Use correct flag for sanitize polling
Davidlohr Bueso
2023-06-27
1
-1
/
+1
*
Merge branch 'for-6.5/cxl-rch-eh' into for-6.5/cxl
Dan Williams
2023-06-25
12
-291
/
+443
|
\
|
*
cxl/port: Store the downstream port's Component Register mappings in struct c...
Robert Richter
2023-06-25
2
-0
/
+13
|
*
cxl/port: Store the port's Component Register mappings in struct cxl_port
Robert Richter
2023-06-25
2
-0
/
+29
|
*
cxl/pci: Early setup RCH dport component registers from RCRB
Robert Richter
2023-06-25
4
-18
/
+57
|
*
cxl/mem: Prepare for early RCH dport component register setup
Robert Richter
2023-06-25
1
-5
/
+4
|
*
cxl/regs: Remove early capability checks in Component Register setup
Robert Richter
2023-06-25
3
-9
/
+6
|
*
cxl/port: Remove Component Register base address from struct cxl_dport
Robert Richter
2023-06-25
2
-3
/
+0
|
*
cxl/acpi: Directly bind the CEDT detected CHBCR to the Host Bridge's port
Robert Richter
2023-06-25
1
-28
/
+63
|
*
cxl/acpi: Move add_host_bridge_uport() after cxl_get_chbs()
Robert Richter
2023-06-25
1
-45
/
+45
|
*
cxl/pci: Refactor component register discovery for reuse
Terry Bowman
2023-06-25
3
-74
/
+83
|
*
cxl/core/regs: Add @dev to cxl_register_map
Robert Richter
2023-06-25
4
-24
/
+31
|
*
cxl: Rename 'uport' to 'uport_dev'
Dan Williams
2023-06-25
7
-63
/
+71
|
*
cxl: Rename member @dport of struct cxl_dport to @dport_dev
Robert Richter
2023-06-25
3
-14
/
+14
|
*
cxl/rch: Prepare for caching the MMIO mapped PCIe AER capability
Dan Williams
2023-06-25
4
-7
/
+15
|
*
cxl/acpi: Probe RCRB later during RCH downstream port creation
Robert Richter
2023-06-25
6
-50
/
+61
*
|
Merge branch 'for-6.5/cxl-perf' into for-6.5/cxl
Dan Williams
2023-06-25
10
-7
/
+224
|
\
\
|
*
|
perf: CXL Performance Monitoring Unit driver
Jonathan Cameron
2023-06-25
1
-0
/
+13
|
*
|
cxl/pci: Find and register CXL PMU devices
Jonathan Cameron
2023-05-30
9
-1
/
+155
|
*
|
cxl: Add functions to get an instance of / count regblocks of a given type
Jonathan Cameron
2023-05-30
2
-6
/
+56
|
|
/
*
|
Merge branch 'for-6.5/cxl-region-fixes' into for-6.5/cxl
Dan Williams
2023-06-25
2
-46
/
+72
|
\
\
|
*
|
cxl/region: Fix state transitions after reset failure
Dan Williams
2023-06-25
1
-11
/
+15
|
*
|
cxl/region: Flag partially torn down regions as unusable
Dan Williams
2023-06-25
2
-0
/
+20
|
*
|
cxl/region: Move cache invalidation before region teardown, and before setup
Dan Williams
2023-06-25
2
-36
/
+38
|
|
/
*
|
Merge branch 'for-6.5/cxl-type-2' into for-6.5/cxl
Dan Williams
2023-06-25
16
-445
/
+515
|
\
\
|
*
|
Revert "cxl/port: Enable the HDM decoder capability for switch ports"
Dan Williams
2023-06-25
3
-33
/
+9
|
*
|
cxl/memdev: Formalize endpoint port linkage
Dan Williams
2023-06-25
4
-5
/
+8
|
*
|
cxl/pci: Unconditionally unmask 256B Flit errors
Dan Williams
2023-06-25
1
-16
/
+2
|
*
|
cxl/region: Manage decoder target_type at decoder-attach time
Dan Williams
2023-06-25
1
-0
/
+12
|
*
|
cxl/hdm: Default CXL_DEVTYPE_DEVMEM decoders to CXL_DECODER_DEVMEM
Dan Williams
2023-06-25
2
-10
/
+27
|
*
|
cxl/port: Rename CXL_DECODER_{EXPANDER, ACCELERATOR} => {HOSTONLYMEM, DEVMEM}
Dan Williams
2023-06-25
5
-12
/
+13
|
*
|
cxl/memdev: Make mailbox functionality optional
Dan Williams
2023-06-25
3
-1
/
+28
|
*
|
cxl/mbox: Move mailbox related driver state to its own data structure
Dan Williams
2023-06-25
7
-271
/
+312
|
*
|
cxl: Remove leftover attribute documentation in 'struct cxl_dev_state'
Dan Williams
2023-06-25
1
-1
/
+0
|
*
|
cxl: Fix kernel-doc warnings
Dan Williams
2023-06-25
1
-3
/
+3
|
*
|
cxl/regs: Clarify when a 'struct cxl_register_map' is input vs output
Dan Williams
2023-06-25
2
-6
/
+6
|
|
/
*
|
Merge branch 'for-6.5/cxl-fwupd' into for-6.5/cxl
Dan Williams
2023-06-25
4
-0
/
+395
|
\
\
|
*
|
cxl: add a firmware update mechanism using the sysfs firmware loader
Vishal Verma
2023-06-25
4
-0
/
+395
*
|
|
Merge branch 'for-6.5/cxl-background' into for-6.5/cxl
Dan Williams
2023-06-25
6
-21
/
+434
|
\
\
\
|
|
_
|
/
|
/
|
|
|
*
|
cxl/mem: Support Secure Erase
Davidlohr Bueso
2023-06-25
3
-1
/
+34
|
*
|
cxl/mem: Wire up Sanitization support
Davidlohr Bueso
2023-06-25
4
-0
/
+132
|
*
|
cxl/mbox: Add sanitization handling machinery
Davidlohr Bueso
2023-06-25
3
-3
/
+91
|
*
|
cxl/mem: Introduce security state sysfs file
Davidlohr Bueso
2023-06-25
3
-0
/
+46
[next]