summaryrefslogtreecommitdiffstats
path: root/arch/arm64/boot/dts/freescale/imx8mp-var-som.dtsi
blob: b2ac2583a59292077d63c67c894f3a9f60bb47f6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
/*
 * Copyright 2024 Variscite Ltd.
 *
 * Author: Tarang Raval <tarang.raval@siliconsignals.io>
 */

/dts-v1/;

#include <dt-bindings/phy/phy-imx8-pcie.h>
#include <dt-bindings/leds/common.h>
#include <dt-bindings/usb/pd.h>
#include "imx8mp.dtsi"

/ {
	model = "Variscite VAR-SOM-MX8M Plus module";

	chosen {
		stdout-path = &uart2;
	};

	gpio-leds {
	        compatible = "gpio-leds";

	        led-0 {
	                function = LED_FUNCTION_POWER;
	                gpios = <&pca9534 0 GPIO_ACTIVE_HIGH>;
	                linux,default-trigger = "heartbeat";
	        };
	};

	memory@40000000 {
		device_type = "memory";
		reg = <0x0 0x40000000 0 0xc0000000>,
		      <0x1 0x00000000 0 0xc0000000>;
	};


	reg_usdhc2_vmmc: regulator-usdhc2-vmmc {
	        compatible = "regulator-fixed";
	        regulator-name = "VSD_3V3";
	        regulator-min-microvolt = <3300000>;
	        regulator-max-microvolt = <3300000>;
	        gpios = <&gpio4 22 GPIO_ACTIVE_HIGH>;
	        enable-active-high;
	        startup-delay-us = <100>;
	        off-on-delay-us = <12000>;
	};
};

&A53_0 {
	cpu-supply = <&buck2>;
};

&A53_1 {
	cpu-supply = <&buck2>;
};

&A53_2 {
	cpu-supply = <&buck2>;
};

&A53_3 {
	cpu-supply = <&buck2>;
};

&i2c1 {
	clock-frequency = <400000>;
	pinctrl-names = "default";
	pinctrl-0 = <&pinctrl_i2c1>;
	status = "okay";

	pmic@25 {
		compatible = "nxp,pca9450c";
		reg = <0x25>;
		pinctrl-names = "default";
		pinctrl-0 = <&pinctrl_pmic>;
		interrupt-parent = <&gpio5>;
		interrupts = <4 IRQ_TYPE_LEVEL_LOW>;

		regulators {
			buck1: BUCK1 {
				regulator-name = "BUCK1";
				regulator-min-microvolt = <600000>;
				regulator-max-microvolt = <2187500>;
				regulator-boot-on;
				regulator-always-on;
				regulator-ramp-delay = <3125>;
			};

			buck2: BUCK2 {
				regulator-name = "BUCK2";
				regulator-min-microvolt = <600000>;
				regulator-max-microvolt = <2187500>;
				regulator-boot-on;
				regulator-always-on;
				regulator-ramp-delay = <3125>;
				nxp,dvs-run-voltage = <950000>;
				nxp,dvs-standby-voltage = <850000>;
			};

			buck4: BUCK4 {
				regulator-name = "BUCK4";
				regulator-min-microvolt = <600000>;
				regulator-max-microvolt = <3400000>;
				regulator-boot-on;
				regulator-always-on;
			};

			buck5: BUCK5 {
				regulator-name = "BUCK5";
				regulator-min-microvolt = <600000>;
				regulator-max-microvolt = <3400000>;
				regulator-boot-on;
				regulator-always-on;
			};

			buck6: BUCK6 {
				regulator-name = "BUCK6";
				regulator-min-microvolt = <600000>;
				regulator-max-microvolt = <3400000>;
				regulator-boot-on;
				regulator-always-on;
			};

			ldo1: LDO1 {
				regulator-name = "LDO1";
				regulator-min-microvolt = <1600000>;
				regulator-max-microvolt = <3300000>;
				regulator-boot-on;
				regulator-always-on;
			};

			ldo2: LDO2 {
				regulator-name = "LDO2";
				regulator-min-microvolt = <800000>;
				regulator-max-microvolt = <1150000>;
				regulator-boot-on;
				regulator-always-on;
			};

			ldo3: LDO3 {
				regulator-name = "LDO3";
				regulator-min-microvolt = <800000>;
				regulator-max-microvolt = <3300000>;
				regulator-boot-on;
				regulator-always-on;
			};

			ldo4: LDO4 {
				regulator-name = "LDO4";
				regulator-min-microvolt = <1800000>;
				regulator-max-microvolt = <1800000>;
				regulator-always-on;
			};

			ldo5: LDO5 {
				regulator-name = "LDO5";
				regulator-min-microvolt = <1800000>;
				regulator-max-microvolt = <3300000>;
			};
		};
	};
};

&i2c3 {
        clock-frequency = <400000>;
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_i2c3>;
        status = "okay";

	/* GPIO expander */
	pca9534: gpio@20 {
	        compatible = "nxp,pca9534";
	        reg = <0x20>;
	        pinctrl-names = "default";
	        pinctrl-0 = <&pinctrl_pca9534>;
	        gpio-controller;
	        #gpio-cells = <2>;
	        interrupt-parent = <&gpio1>;
	        interrupts = <15 IRQ_TYPE_EDGE_FALLING>;
	        wakeup-source;

	        usb3-sata-sel-hog {
	                gpio-hog;
	                gpios = <4 0>;
	                output-low;
	                line-name = "usb3_sata_sel";
	        };
	};
};

/* Console */
&uart2 {
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_uart2>;
        status = "okay";
};

/* SD-card */
&usdhc2 {
        pinctrl-names = "default", "state_100mhz", "state_200mhz";
        pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
        pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
        pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
        cd-gpios = <&gpio1 14 GPIO_ACTIVE_LOW>;
        vmmc-supply = <&reg_usdhc2_vmmc>;
        bus-width = <4>;
        status = "okay";
};

/* eMMC */
&usdhc3 {
	pinctrl-names = "default", "state_100mhz", "state_200mhz";
	pinctrl-0 = <&pinctrl_usdhc3>;
	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
	bus-width = <8>;
	non-removable;
	status = "okay";
};

&wdog1 {
	pinctrl-names = "default";
	pinctrl-0 = <&pinctrl_wdog>;
	fsl,ext-reset-output;
	status = "okay";
};

&iomuxc {

	pinctrl_i2c1: i2c1grp {
		fsl,pins = <
			MX8MP_IOMUXC_SD1_DATA4__I2C1_SCL				0x400001c2
			MX8MP_IOMUXC_SD1_DATA5__I2C1_SDA				0x400001c2
		>;
	};

	pinctrl_i2c3: i2c3grp {
	        fsl,pins = <
	                MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL                                 0x400001c2
	                MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA                                 0x400001c2
	        >;
	};

	pinctrl_pca9534: pca9534grp {
	        fsl,pins = <
	                MX8MP_IOMUXC_GPIO1_IO15__GPIO1_IO15                             0xc0
	        >;
	};

	pinctrl_pmic: pmicgrp {
		fsl,pins = <
			MX8MP_IOMUXC_SPDIF_RX__GPIO5_IO04				0x1c0
		>;
	};

	pinctrl_uart2: uart2grp {
	        fsl,pins = <
		        MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX                            0x40
			MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX                            0x40
		>;
	};

	pinctrl_usdhc2_gpio: usdhc2-gpiogrp {
	        fsl,pins = <
	                MX8MP_IOMUXC_GPIO1_IO14__GPIO1_IO14                             0x1c4
	                MX8MP_IOMUXC_SAI2_RXC__GPIO4_IO22                               0x10
	                MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12                               0xc0
	        >;
	};

	pinctrl_usdhc2: usdhc2grp {
	        fsl,pins = <
	                MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK                                0x190
	                MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD                                0x1d0
	                MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0                            0x1d0
	                MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1                            0x1d0
	                MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2                            0x1d0
	                MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3                            0x1d0
	        >;
	};

	pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
	        fsl,pins = <
	                MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK                                0x194
	                MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD                                0x1d4
	                MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0                            0x1d4
	                MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1                            0x1d4
	                MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2                            0x1d4
	                MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3                            0x1d4
	        >;
	};

	pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
	        fsl,pins = <
	                MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK                                0x196
	                MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD                                0x1d6
	                MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0                            0x1d6
	                MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1                            0x1d6
	                MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2                            0x1d6
	                MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3                            0x1d6
	        >;
	};

	pinctrl_usdhc3: usdhc3grp {
		fsl,pins = <
			MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK				0x190
			MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD				0x1d0
			MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0				0x1d0
			MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1				0x1d0
			MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2				0x1d0
			MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3				0x1d0
			MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4				0x1d0
			MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5				0x1d0
			MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6				0x1d0
			MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7				0x1d0
			MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE				0x190
		>;
	};

	pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
		fsl,pins = <
			MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK				0x194
			MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD				0x1d4
			MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0				0x1d4
			MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1				0x1d4
			MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2				0x1d4
			MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3				0x1d4
			MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4				0x1d4
			MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5				0x1d4
			MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6				0x1d4
			MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7				0x1d4
			MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE				0x194
		>;
	};

	pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
		fsl,pins = <
			MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK				0x196
			MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD				0x1d6
			MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0				0x1d6
			MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1				0x1d6
			MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2				0x1d6
			MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3				0x1d6
			MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4				0x1d6
			MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5				0x1d6
			MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6				0x1d6
			MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7				0x1d6
			MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE				0x196
		>;
	};

	pinctrl_wdog: wdoggrp {
		fsl,pins = <
			MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B				0xc6
		>;
	};
};