summaryrefslogtreecommitdiffstats
path: root/src/mainboard/intel/adlrvp/devicetree.cb
diff options
context:
space:
mode:
authorSubrata Banik <subrata.banik@intel.com>2021-01-29 18:41:35 +0530
committerPatrick Georgi <pgeorgi@google.com>2021-02-01 08:55:34 +0000
commitcffc938934a9ee3b344ef594874e55f131bea77b (patch)
tree2cb88a28fe0b557fc772e0cc35cad547110cd292 /src/mainboard/intel/adlrvp/devicetree.cb
parent1cf2427d1d32b1055592213154eea9c31c287c2e (diff)
downloadcoreboot-cffc938934a9ee3b344ef594874e55f131bea77b.tar.gz
coreboot-cffc938934a9ee3b344ef594874e55f131bea77b.tar.bz2
coreboot-cffc938934a9ee3b344ef594874e55f131bea77b.zip
soc/intel/alderlake: Create separate Kconfig for CLKSRC and CLKREQ
As per Hardware Architecture Specification (HAS) ADL-P has 7 CLKSRC and 10 CLKREQ (7 SRCCLK is internal and 3 SRCCLK from external CLK chip). ADL-M has 6 SRCCLK and CLKREQ (no external CLK chip). Change-Id: I7d223c165f819669722cbc80245fa8ec20372352 Signed-off-by: Subrata Banik <subrata.banik@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/50130 Reviewed-by: EricR Lai <ericr_lai@compal.corp-partner.google.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/intel/adlrvp/devicetree.cb')
-rw-r--r--src/mainboard/intel/adlrvp/devicetree.cb3
1 files changed, 0 insertions, 3 deletions
diff --git a/src/mainboard/intel/adlrvp/devicetree.cb b/src/mainboard/intel/adlrvp/devicetree.cb
index f2a8f3779a10..0dd1456d42d4 100644
--- a/src/mainboard/intel/adlrvp/devicetree.cb
+++ b/src/mainboard/intel/adlrvp/devicetree.cb
@@ -84,9 +84,6 @@ chip soc/intel/alderlake
register "PchPcieRpEnable[2]" = "1"
register "PchPcieRpEnable[3]" = "1"
- # Mark LAN CLK pins as unused as GbE 0:0x1f.6 is disabled below
- register "PcieClkSrcUsage[7]" = "PCIE_CLK_NOTUSED"
-
register "SataSalpSupport" = "1"
register "SataPortsEnable" = "{