summaryrefslogtreecommitdiffstats
path: root/src/soc/intel/jasperlake/chip.h
diff options
context:
space:
mode:
authorSubrata Banik <subratabanik@google.com>2022-01-03 19:00:00 +0000
committerPaul Fagerburg <pfagerburg@chromium.org>2022-01-14 00:33:23 +0000
commitf04e83abbf98d1d55ec2c4fea3fb74bf2f459139 (patch)
tree913e22a7f68ea646b686ea151282a9fc07048078 /src/soc/intel/jasperlake/chip.h
parentad50b40eed3f7f235e848a2382ffbee6a51d1755 (diff)
downloadcoreboot-f04e83abbf98d1d55ec2c4fea3fb74bf2f459139.tar.gz
coreboot-f04e83abbf98d1d55ec2c4fea3fb74bf2f459139.tar.bz2
coreboot-f04e83abbf98d1d55ec2c4fea3fb74bf2f459139.zip
soc/intel/jsl: Replace dt `HeciEnabled` by `HECI1 disable` config
List of changes: 1. Drop `HeciEnabled` from dt and dt chip configuration. 2. Replace all logic that disables HECI1 based on the `HeciEnabled` chip config with `DISABLE_HECI1_AT_PRE_BOOT` config. Mainboards that choose to make HECI1 enable during boot don't override `heci1 disable` config. Signed-off-by: Subrata Banik <subratabanik@google.com> Change-Id: Ib9fb554c8f3cfd1e91bbcd1977905e1321db0802 Reviewed-on: https://review.coreboot.org/c/coreboot/+/60728 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com>
Diffstat (limited to 'src/soc/intel/jasperlake/chip.h')
-rw-r--r--src/soc/intel/jasperlake/chip.h4
1 files changed, 0 insertions, 4 deletions
diff --git a/src/soc/intel/jasperlake/chip.h b/src/soc/intel/jasperlake/chip.h
index 256fa06d8ded..f3e7240b57f4 100644
--- a/src/soc/intel/jasperlake/chip.h
+++ b/src/soc/intel/jasperlake/chip.h
@@ -142,10 +142,6 @@ struct soc_intel_jasperlake_config {
/* Gfx related */
uint8_t SkipExtGfxScan;
- /* HeciEnabled decides the state of Heci1 at end of boot
- * Setting to 0 (default) disables Heci1 and hides the device from OS */
- uint8_t HeciEnabled;
-
/* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
uint8_t eist_enable;