summaryrefslogtreecommitdiffstats
path: root/arch/arm/boot
diff options
context:
space:
mode:
authorArnd Bergmann <arnd@arndb.de>2015-05-15 11:24:22 +0200
committerKevin Hilman <khilman@linaro.org>2015-06-24 17:30:39 -0700
commit58c179674329b4d03a9d22df55d95cb0a8da5d85 (patch)
tree6aeb4bff2efa7eac9bd6c9594ed0d6e503e4164a /arch/arm/boot
parent1647e3c73ce54fc32536bb3a834eccad39b23572 (diff)
downloadlinux-stable-58c179674329b4d03a9d22df55d95cb0a8da5d85.tar.gz
linux-stable-58c179674329b4d03a9d22df55d95cb0a8da5d85.tar.bz2
linux-stable-58c179674329b4d03a9d22df55d95cb0a8da5d85.zip
ARM: hisi: revert changes from hisi/hip04-dt branch
This backs out all changes that were added in the hip04-dt branch after various boot problems were discovered in UEFI booting. Reported-by: Tyler Baker <tyler.baker@linaro.org> Cc: Wei Xu <xuwei5@hisilicon.com> [khilman: minor changelog updates] Signed-off-by: Arnd Bergmann <arnd@arndb.de> Signed-off-by: Kevin Hilman <khilman@linaro.org>
Diffstat (limited to 'arch/arm/boot')
-rw-r--r--arch/arm/boot/dts/hip04-d01.dts27
-rw-r--r--arch/arm/boot/dts/hip04.dtsi133
2 files changed, 0 insertions, 160 deletions
diff --git a/arch/arm/boot/dts/hip04-d01.dts b/arch/arm/boot/dts/hip04-d01.dts
index ba04dd5fba8b..40a9e33c2654 100644
--- a/arch/arm/boot/dts/hip04-d01.dts
+++ b/arch/arm/boot/dts/hip04-d01.dts
@@ -28,32 +28,5 @@
uart0: uart@4007000 {
status = "ok";
};
-
- nand: nand@4020000 {
- nand-bus-width = <8>;
- nand-ecc-mode = "hw";
- nand-ecc-strength = <16>;
- nand-ecc-step-size = <1024>;
-
- partition@0 {
- label = "nand_text";
- reg = <0x00000000 0x00400000>;
- };
-
- partition@00400000 {
- label = "nand_monitor";
- reg = <0x00400000 0x00400000>;
- };
-
- partition@00800000 {
- label = "nand_kernel";
- reg = <0x00800000 0x00800000>;
- };
-
- partition@01000000 {
- label = "nand_fs";
- reg = <0x01000000 0x1f000000>;
- };
- };
};
};
diff --git a/arch/arm/boot/dts/hip04.dtsi b/arch/arm/boot/dts/hip04.dtsi
index 6434b7f91329..44044f275115 100644
--- a/arch/arm/boot/dts/hip04.dtsi
+++ b/arch/arm/boot/dts/hip04.dtsi
@@ -269,139 +269,6 @@
interrupts = <0 372 4>;
};
- gpio@4003000 {
- #address-cells = <1>;
- #size-cells = <0>;
- compatible = "snps,dw-apb-gpio";
- reg = <0x4003000 0x1000>;
-
- gpio3: gpio-controller@0 {
- compatible = "snps,dw-apb-gpio-port";
- gpio-controller;
- #gpio-cells = <2>;
- snps,nr-gpios = <32>;
- reg = <0>;
- interrupt-parent = <&gic>;
- interrupt-controller;
- #interrupt-cells = <2>;
- interrupts = <0 392 4>;
- };
- };
-
- gpio@4002000 {
- #address-cells = <1>;
- #size-cells = <0>;
- compatible = "snps,dw-apb-gpio";
- reg = <0x4002000 0x1000>;
-
- gpio2: gpio-controller@0 {
- compatible = "snps,dw-apb-gpio-port";
- gpio-controller;
- #gpio-cells = <2>;
- snps,nr-gpios = <32>;
- reg = <0>;
- interrupt-parent = <&gic>;
- interrupt-controller;
- #interrupt-cells = <2>;
- interrupts = <0 391 4>;
- };
- };
-
- gpio@4001000 {
- #address-cells = <1>;
- #size-cells = <0>;
- compatible = "snps,dw-apb-gpio";
- reg = <0x4001000 0x1000>;
-
- gpio1: gpio-controller@0 {
- compatible = "snps,dw-apb-gpio-port";
- gpio-controller;
- #gpio-cells = <2>;
- snps,nr-gpios = <32>;
- reg = <0>;
- interrupt-parent = <&gic>;
- interrupt-controller;
- #interrupt-cells = <2>;
- interrupts = <0 390 4>;
- };
- };
-
- gpio@4000000 {
- #address-cells = <1>;
- #size-cells = <0>;
- compatible = "snps,dw-apb-gpio";
- reg = <0x4000000 0x1000>;
-
- gpio0: gpio-controller@0 {
- compatible = "snps,dw-apb-gpio-port";
- gpio-controller;
- #gpio-cells = <2>;
- snps,nr-gpios = <32>;
- reg = <0>;
- interrupt-parent = <&gic>;
- interrupt-controller;
- #interrupt-cells = <2>;
- interrupts = <0 389 4>;
- };
- };
-
- nand: nand@4020000 {
- compatible = "hisilicon,504-nfc";
- reg = <0x4020000 0x10000>, <0x5000000 0x1000>;
- interrupts = <0 379 4>;
- #address-cells = <1>;
- #size-cells = <1>;
- };
-
- mdio {
- compatible = "hisilicon,hip04-mdio";
- reg = <0x28f1000 0x1000>;
- #address-cells = <1>;
- #size-cells = <0>;
-
- phy0: ethernet-phy@0 {
- compatible = "ethernet-phy-ieee802.3-c22";
- reg = <0>;
- marvell,reg-init = <18 0x14 0 0x8001>;
- };
-
- phy1: ethernet-phy@1 {
- compatible = "ethernet-phy-ieee802.3-c22";
- reg = <1>;
- marvell,reg-init = <18 0x14 0 0x8001>;
- };
- };
-
- ppe: ppe@28c0000 {
- compatible = "hisilicon,hip04-ppe", "syscon";
- reg = <0x28c0000 0x10000>;
- };
-
- fe: ethernet@28b0000 {
- compatible = "hisilicon,hip04-mac";
- reg = <0x28b0000 0x10000>;
- interrupts = <0 413 4>;
- phy-mode = "mii";
- port-handle = <&ppe 31 0>;
- };
-
- ge0: ethernet@2800000 {
- compatible = "hisilicon,hip04-mac";
- reg = <0x2800000 0x10000>;
- interrupts = <0 402 4>;
- phy-mode = "sgmii";
- port-handle = <&ppe 0 1>;
- phy-handle = <&phy0>;
- };
-
- ge8: ethernet@2880000 {
- compatible = "hisilicon,hip04-mac";
- reg = <0x2880000 0x10000>;
- interrupts = <0 410 4>;
- phy-mode = "sgmii";
- port-handle = <&ppe 8 2>;
- phy-handle = <&phy1>;
- };
};
etb@0,e3c42000 {