summaryrefslogtreecommitdiffstats
path: root/drivers/crypto/qce/dma.h
diff options
context:
space:
mode:
authorClaudiu Manoil <claudiu.manoil@nxp.com>2019-08-01 14:52:53 +0300
committerDavid S. Miller <davem@davemloft.net>2019-08-02 18:22:18 -0700
commit8488d8e90c03983912318deaae41546f950667d6 (patch)
tree68aa68d84008b0d3984f750c05c202af3b4b589d /drivers/crypto/qce/dma.h
parent288a91d5cd0c947cfd0cf8430f588974ea697c5e (diff)
downloadlinux-stable-8488d8e90c03983912318deaae41546f950667d6.tar.gz
linux-stable-8488d8e90c03983912318deaae41546f950667d6.tar.bz2
linux-stable-8488d8e90c03983912318deaae41546f950667d6.zip
arm64: dts: fsl: ls1028a: Enable eth port1 on the ls1028a QDS board
LS1028a has one Ethernet management interface. On the QDS board, the MDIO signals are multiplexed to either on-board AR8035 PHY device or to 4 PCIe slots allowing for SGMII cards. To enable the Ethernet ENETC Port 1, which can only be connected to a RGMII PHY, the multiplexer needs to be configured to route the MDIO to the AR8035 PHY. The MDIO/MDC routing is controlled by bits 7:4 of FPGA board config register 0x54, and value 0 selects the on-board RGMII PHY. The FPGA board config registers are accessible on the i2c bus, at address 0x66. The PF3 MDIO PCIe integrated endpoint device allows for centralized access to the MDIO bus. Add the corresponding devicetree node and set it to be the MDIO bus parent. Signed-off-by: Alex Marginean <alexandru.marginean@nxp.com> Signed-off-by: Claudiu Manoil <claudiu.manoil@nxp.com> Reviewed-by: Andrew Lunn <andrew@lunn.ch> Signed-off-by: David S. Miller <davem@davemloft.net>
Diffstat (limited to 'drivers/crypto/qce/dma.h')
0 files changed, 0 insertions, 0 deletions