diff options
author | Helen Koike <helen.koike@collabora.com> | 2020-04-03 18:15:34 +0200 |
---|---|---|
committer | Mauro Carvalho Chehab <mchehab+huawei@kernel.org> | 2020-05-20 15:22:27 +0200 |
commit | 960b2dee908b0fc51cf670841de13b40b44aaaae (patch) | |
tree | f5ba5a22f7d24a9fa3e63651e9e0390f7031d3c8 /drivers | |
parent | 00994f0ceca30be576393ebfb84454d067577652 (diff) | |
download | linux-stable-960b2dee908b0fc51cf670841de13b40b44aaaae.tar.gz linux-stable-960b2dee908b0fc51cf670841de13b40b44aaaae.tar.bz2 linux-stable-960b2dee908b0fc51cf670841de13b40b44aaaae.zip |
media: dt-bindings: phy: phy-rockchip-dphy-rx0: move rockchip dphy rx0 bindings out of staging
Move phy-rockchip-dphy-rx0 bindings to Documentation/devicetree/bindings/phy
Verified with:
make ARCH=arm64 dt_binding_check DT_SCHEMA_FILES=Documentation/devicetree/bindings/phy/rockchip-mipi-dphy-rx0.yaml
Signed-off-by: Helen Koike <helen.koike@collabora.com>
Acked-by: Rob Herring <robh@kernel.org>
Signed-off-by: Hans Verkuil <hverkuil-cisco@xs4all.nl>
Signed-off-by: Mauro Carvalho Chehab <mchehab+huawei@kernel.org>
Diffstat (limited to 'drivers')
-rw-r--r-- | drivers/staging/media/phy-rockchip-dphy-rx0/Documentation/devicetree/bindings/phy/rockchip-mipi-dphy-rx0.yaml | 73 |
1 files changed, 0 insertions, 73 deletions
diff --git a/drivers/staging/media/phy-rockchip-dphy-rx0/Documentation/devicetree/bindings/phy/rockchip-mipi-dphy-rx0.yaml b/drivers/staging/media/phy-rockchip-dphy-rx0/Documentation/devicetree/bindings/phy/rockchip-mipi-dphy-rx0.yaml deleted file mode 100644 index 7d888d358823..000000000000 --- a/drivers/staging/media/phy-rockchip-dphy-rx0/Documentation/devicetree/bindings/phy/rockchip-mipi-dphy-rx0.yaml +++ /dev/null @@ -1,73 +0,0 @@ -# SPDX-License-Identifier: (GPL-2.0+ OR MIT) -%YAML 1.2 ---- -$id: http://devicetree.org/schemas/phy/rockchip-mipi-dphy-rx0.yaml# -$schema: http://devicetree.org/meta-schemas/core.yaml# - -title: Rockchip SoC MIPI RX0 D-PHY Device Tree Bindings - -maintainers: - - Helen Koike <helen.koike@collabora.com> - - Ezequiel Garcia <ezequiel@collabora.com> - -description: | - The Rockchip SoC has a MIPI D-PHY bus with an RX0 entry which connects to - the ISP1 (Image Signal Processing unit v1.0) for CSI cameras. - -properties: - compatible: - const: rockchip,rk3399-mipi-dphy-rx0 - - clocks: - items: - - description: MIPI D-PHY ref clock - - description: MIPI D-PHY RX0 cfg clock - - description: Video in/out general register file clock - - clock-names: - items: - - const: dphy-ref - - const: dphy-cfg - - const: grf - - '#phy-cells': - const: 0 - - power-domains: - description: Video in/out power domain. - maxItems: 1 - -required: - - compatible - - clocks - - clock-names - - '#phy-cells' - - power-domains - -additionalProperties: false - -examples: - - | - - /* - * MIPI D-PHY RX0 use registers in "general register files", it - * should be a child of the GRF. - * - * grf: syscon@ff770000 { - * compatible = "rockchip,rk3399-grf", "syscon", "simple-mfd"; - * ... - * }; - */ - - #include <dt-bindings/clock/rk3399-cru.h> - #include <dt-bindings/power/rk3399-power.h> - - mipi_dphy_rx0: mipi-dphy-rx0 { - compatible = "rockchip,rk3399-mipi-dphy-rx0"; - clocks = <&cru SCLK_MIPIDPHY_REF>, - <&cru SCLK_DPHY_RX0_CFG>, - <&cru PCLK_VIO_GRF>; - clock-names = "dphy-ref", "dphy-cfg", "grf"; - power-domains = <&power RK3399_PD_VIO>; - #phy-cells = <0>; - }; |