summaryrefslogtreecommitdiffstats
path: root/fs/pstore/ram.c
diff options
context:
space:
mode:
authorAndre Przywara <andre.przywara@arm.com>2023-03-20 00:52:46 +0000
committerJernej Skrabec <jernej.skrabec@gmail.com>2023-03-27 22:45:22 +0200
commita3eebcb61ffb9a26ca77a00ce80050cff0f0ecf3 (patch)
tree8b5321e847179550c3aaafe686bad18b4b6e77b3 /fs/pstore/ram.c
parentcc1858614f5d99d87d4467079c25f6bdf434add9 (diff)
downloadlinux-stable-a3eebcb61ffb9a26ca77a00ce80050cff0f0ecf3.tar.gz
linux-stable-a3eebcb61ffb9a26ca77a00ce80050cff0f0ecf3.tar.bz2
linux-stable-a3eebcb61ffb9a26ca77a00ce80050cff0f0ecf3.zip
dts: add riscv include prefix link
The Allwinner D1/D1s SoCs (with a RISC-V core) use an (almost?) identical die as their R528/T113-s siblings with ARM Cortex-A7 cores. To allow sharing the basic SoC .dtsi files across those two architectures as well, introduce a symlink to the RISC-V DT directory. Signed-off-by: Andre Przywara <andre.przywara@arm.com> Reviewed-by: Conor Dooley <conor.dooley@microchip.com> Acked-by: Palmer Dabbelt <palmer@rivosinc.com> Link: https://lore.kernel.org/r/20230320005249.13403-2-andre.przywara@arm.com Signed-off-by: Jernej Skrabec <jernej.skrabec@gmail.com>
Diffstat (limited to 'fs/pstore/ram.c')
0 files changed, 0 insertions, 0 deletions