diff options
author | Will Deacon <will.deacon@arm.com> | 2015-03-23 19:07:02 +0000 |
---|---|---|
committer | Will Deacon <will.deacon@arm.com> | 2015-04-01 10:24:31 +0100 |
commit | 905e8c5dcaa147163672b06fe9dcb5abaacbc711 (patch) | |
tree | 4284f6e2ecac493b6e4938e4b60e57fb521c3790 /tools/perf/util/trace-event-scripting.c | |
parent | cc3979b54d5f1d5b5059b404892888c304d28080 (diff) | |
download | linux-stable-905e8c5dcaa147163672b06fe9dcb5abaacbc711.tar.gz linux-stable-905e8c5dcaa147163672b06fe9dcb5abaacbc711.tar.bz2 linux-stable-905e8c5dcaa147163672b06fe9dcb5abaacbc711.zip |
arm64: errata: add workaround for cortex-a53 erratum #845719
When running a compat (AArch32) userspace on Cortex-A53, a load at EL0
from a virtual address that matches the bottom 32 bits of the virtual
address used by a recent load at (AArch64) EL1 might return incorrect
data.
This patch works around the issue by writing to the contextidr_el1
register on the exception return path when returning to a 32-bit task.
This workaround is patched in at runtime based on the MIDR value of the
processor.
Reviewed-by: Marc Zyngier <marc.zyngier@arm.com>
Tested-by: Mark Rutland <mark.rutland@arm.com>
Signed-off-by: Will Deacon <will.deacon@arm.com>
Diffstat (limited to 'tools/perf/util/trace-event-scripting.c')
0 files changed, 0 insertions, 0 deletions