summaryrefslogtreecommitdiffstats
path: root/drivers/media
Commit message (Expand)AuthorAgeFilesLines
* Merge tag 'arm-soc-drivers-5.11' of git://git.kernel.org/pub/scm/linux/kernel...Linus Torvalds2020-12-163-48/+0
|\
| * media: sun8i-di: Remove the call to of_dma_configureMaxime Ripard2020-11-181-4/+0
| * media: sun6i: Remove the MBUS quirksMaxime Ripard2020-11-181-17/+0
| * media: sun4i: Remove the MBUS quirksMaxime Ripard2020-11-181-27/+0
* | Merge tag 'pm-5.11-rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/rafa...Linus Torvalds2020-12-151-2/+1
|\ \
| * \ Merge branch 'opp/linux-next' of git://git.kernel.org/pub/scm/linux/kernel/gi...Rafael J. Wysocki2020-12-141-2/+1
| |\ \
| | * | media: venus: dev_pm_opp_put_*() accepts NULL argumentViresh Kumar2020-12-091-2/+1
| | |/
* | | Merge tag 'spi-v5.11' of git://git.kernel.org/pub/scm/linux/kernel/git/brooni...Linus Torvalds2020-12-151-2/+3
|\ \ \
| * | | Merge series "spi: spi-geni-qcom: Use gpio descriptors for CS" from Stephen B...Mark Brown2020-12-1034-984/+2415
| |\| |
| * | | media: netup_unidvb: Don't leak SPI master in probe error pathLukas Wunner2020-12-071-2/+3
| | |/ | |/|
* | | Merge tag 'net-next-5.11' of git://git.kernel.org/pub/scm/linux/kernel/git/ne...Linus Torvalds2020-12-151-0/+1
|\ \ \
| * \ \ Merge git://git.kernel.org/pub/scm/linux/kernel/git/netdev/netJakub Kicinski2020-12-117-32/+58
| |\ \ \
| * \ \ \ Merge git://git.kernel.org/pub/scm/linux/kernel/git/netdev/netJakub Kicinski2020-11-2734-984/+2415
| |\ \ \ \ | | | |_|/ | | |/| |
| * | | | net: don't include ethtool.h from netdevice.hJakub Kicinski2020-11-231-0/+1
| | |_|/ | |/| |
* | | | Merge tag 'media/v5.11-1' of git://git.kernel.org/pub/scm/linux/kernel/git/mc...Linus Torvalds2020-12-14238-7944/+23754
|\ \ \ \
| * | | | media: ccs: Add support for obtaining C-PHY configuration from firmwareSakari Ailus2020-12-071-0/+4
| * | | | media: ccs-pll: Print pixel ratesSakari Ailus2020-12-071-0/+5
| * | | | media: ccs: Print written register valuesSakari Ailus2020-12-071-0/+4
| * | | | media: ccs: Add support for DDR OP SYS and OP PIX clocksSakari Ailus2020-12-071-1/+8
| * | | | media: ccs-pll: Add support for DDR OP system and pixel clocksSakari Ailus2020-12-072-20/+46
| * | | | media: ccs: Dual PLL supportSakari Ailus2020-12-072-3/+51
| * | | | media: ccs-pll: Add trivial dual PLL supportSakari Ailus2020-12-072-22/+196
| * | | | media: ccs-pll: Separate VT divisor limit calculation from the restSakari Ailus2020-12-071-27/+37
| * | | | media: ccs-pll: Fix VT post-PLL divisor calculationSakari Ailus2020-12-071-5/+7
| * | | | media: ccs-pll: Make VT divisors 16-bitSakari Ailus2020-12-071-26/+25
| * | | | media: ccs-pll: Rework bounds checksSakari Ailus2020-12-072-57/+95
| * | | | media: ccs-pll: Print relevant information on PLL treeSakari Ailus2020-12-071-19/+66
| * | | | media: ccs-pll: Better separate OP and VT sub-tree calculationSakari Ailus2020-12-071-23/+31
| * | | | media: ccs-pll: Check for derating and overrating, support non-derating sensorsSakari Ailus2020-12-073-29/+64
| * | | | media: ccs-pll: Split off VT subtree calculationSakari Ailus2020-12-071-124/+131
| * | | | media: ccs-pll: Add C-PHY supportSakari Ailus2020-12-071-9/+26
| * | | | media: ccs-pll: Add sanity checksSakari Ailus2020-12-071-0/+9
| * | | | media: ccs-pll: Add support flexible OP PLL pixel clock dividerSakari Ailus2020-12-073-8/+23
| * | | | media: ccs-pll: Support two cycles per pixel on OP domainSakari Ailus2020-12-073-6/+16
| * | | | media: ccs-pll: Add support for extended input PLL clock dividerSakari Ailus2020-12-073-1/+7
| * | | | media: ccs-pll: Add support for decoupled OP domain calculationSakari Ailus2020-12-074-19/+23
| * | | | media: ccs: Add support for lane speed modelSakari Ailus2020-12-071-1/+10
| * | | | media: ccs-pll: Add support for lane speed modelSakari Ailus2020-12-072-11/+31
| * | | | media: ccs-pll: Use explicit 32-bit unsigned typeSakari Ailus2020-12-071-2/+2
| * | | | media: ccs-pll: Fix check for PLL multiplier upper boundSakari Ailus2020-12-071-2/+1
| * | | | media: ccs-pll: Fix comment on check against maximum PLL multiplierSakari Ailus2020-12-071-1/+1
| * | | | media: ccs-pll: Avoid overflow in pre-PLL divisor lower bound searchSakari Ailus2020-12-071-2/+9
| * | | | media: ccs-pll: Fix condition for pre-PLL divider lower boundSakari Ailus2020-12-071-1/+1
| * | | | media: ccs-pll: Begin calculation from OP system clock frequencySakari Ailus2020-12-071-8/+4
| * | | | media: ccs-pll: Use the BIT macroSakari Ailus2020-12-071-2/+5
| * | | | media: ccs-pll: Document the structs in the header as well as the functionSakari Ailus2020-12-071-0/+89
| * | | | media: ccs-pll: Move the flags field down, away from 8-bit fieldsSakari Ailus2020-12-071-1/+1
| * | | | media: ccs-pll: Differentiate between CSI-2 D-PHY and C-PHYSakari Ailus2020-12-073-3/+4
| * | | | media: ccs-pll: Remove parallel bus supportSakari Ailus2020-12-072-15/+4
| * | | | media: ccs-pll: End search if there are no better values availableSakari Ailus2020-12-071-2/+8