summaryrefslogtreecommitdiffstats
path: root/arch/arm64/boot/dts/arm/corstone1000-fvp.dts
blob: abd01356299581e7bc8fb939856deb6a186479bc (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
// SPDX-License-Identifier: GPL-2.0 OR MIT
/*
 * Copyright (c) 2022, Arm Limited. All rights reserved.
 * Copyright (c) 2022, Linaro Limited. All rights reserved.
 *
 */

/dts-v1/;

#include "corstone1000.dtsi"

/ {
	model = "ARM Corstone1000 FVP (Fixed Virtual Platform)";
	compatible = "arm,corstone1000-fvp";

	smsc: ethernet@4010000 {
		compatible = "smsc,lan91c111";
		reg = <0x40100000 0x10000>;
		phy-mode = "mii";
		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
		reg-io-width = <2>;
	};

	vmmc_v3_3d: regulator-vmmc {
		compatible = "regulator-fixed";
		regulator-name = "vmmc_supply";
		regulator-min-microvolt = <3300000>;
		regulator-max-microvolt = <3300000>;
		regulator-always-on;
	};

	sdmmc0: mmc@40300000 {
		compatible = "arm,pl18x", "arm,primecell";
		reg = <0x40300000 0x1000>;
		interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
		max-frequency = <12000000>;
		vmmc-supply = <&vmmc_v3_3d>;
		clocks = <&smbclk>, <&refclk100mhz>;
		clock-names = "smclk", "apb_pclk";
	};

	sdmmc1: mmc@50000000 {
		compatible = "arm,pl18x", "arm,primecell";
		reg = <0x50000000 0x10000>;
		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
		max-frequency = <12000000>;
		vmmc-supply = <&vmmc_v3_3d>;
		clocks = <&smbclk>, <&refclk100mhz>;
		clock-names = "smclk", "apb_pclk";
	};
};