index
:
linux.git
arm64-uaccess
link_path_walk
linus
master
mmu_gather-race-fix
proc-cmdline
runtime-constants
tty-splice
word-at-a-time
x86-rep-insns
x86-uaccess-cleanup
Linux kernel mainline tree
Linus Torvalds
summary
refs
log
tree
commit
diff
stats
log msg
author
committer
range
path:
root
/
drivers
/
cxl
/
pci.c
Commit message (
Expand
)
Author
Age
Files
Lines
*
Merge branch 'for-6.3/cxl' into cxl/next
Dan Williams
2023-02-14
1
-8
/
+62
|
\
|
*
cxl: add RAS status unmasking for CXL
Dave Jiang
2023-02-14
1
-0
/
+65
|
*
cxl: remove unnecessary calling of pci_enable_pcie_error_reporting()
Dave Jiang
2023-02-14
1
-11
/
+0
*
|
cxl/pci: Fix irq oneshot expectations
Dan Williams
2023-01-30
1
-1
/
+2
*
|
cxl/pci: Set the device timestamp
Jonathan Cameron
2023-01-30
1
-0
/
+4
*
|
cxl/mem: Wire up event interrupts
Davidlohr Bueso
2023-01-26
1
-10
/
+211
*
|
cxl/mem: Read, trace, and clear events on driver load
Ira Weiny
2023-01-26
1
-0
/
+33
|
/
*
cxl/pci: Show opcode in debug messages when sending a command
Robert Richter
2023-01-24
1
-1
/
+1
*
cxl/pci: Move tracepoint definitions to drivers/cxl/core/
Dan Williams
2023-01-04
1
-111
/
+0
*
cxl/pci: Remove endian confusion
Dan Williams
2022-12-06
1
-4
/
+3
*
cxl/pci: Add some type-safety to the AER trace points
Dan Williams
2022-12-06
1
-2
/
+2
*
Merge branch 'for-6.2/cxl-aer' into for-6.2/cxl
Dan Williams
2022-12-05
1
-40
/
+173
|
\
|
*
cxl/pci: Add callback to log AER correctable error
Dave Jiang
2022-12-03
1
-0
/
+20
|
*
cxl/pci: Add (hopeful) error handling support
Dan Williams
2022-12-03
1
-0
/
+137
|
*
cxl/pci: add tracepoint events for CXL RAS
Dave Jiang
2022-12-03
1
-0
/
+2
|
*
cxl/pci: Find and map the RAS Capability Structure
Dan Williams
2022-12-03
1
-0
/
+8
|
*
cxl/core/regs: Make cxl_map_{component, device}_regs() device generic
Dan Williams
2022-12-03
1
-19
/
+6
|
*
cxl/pci: Kill cxl_map_regs()
Dan Williams
2022-12-03
1
-22
/
+1
*
|
cxl/port: Add RCD endpoint port enumeration
Dan Williams
2022-12-05
1
-0
/
+10
*
|
cxl/pmem: Refactor nvdimm device registration, delete the workqueue
Dan Williams
2022-12-02
1
-3
/
+0
*
|
cxl/doe: Request exclusive DOE access
Ira Weiny
2022-11-14
1
-0
/
+5
|
/
*
cxl/pci: Create PCI DOE mailbox's for memory devices
Ira Weiny
2022-07-19
1
-0
/
+44
*
cxl/mem: Convert partition-info to resources
Dan Williams
2022-07-09
1
-1
/
+1
*
cxl/mem: Consolidate CXL DVSEC Range enumeration in the core
Dan Williams
2022-05-19
1
-135
/
+0
*
cxl/pci: Move cxl_await_media_ready() to the core
Dan Williams
2022-05-19
1
-44
/
+1
*
cxl/pci: Drop wait_for_valid() from cxl_await_media_ready()
Dan Williams
2022-05-19
1
-4
/
+0
*
cxl/pci: Consolidate wait_for_media() and wait_for_media_ready()
Dan Williams
2022-05-19
1
-2
/
+2
*
cxl/pci: Make cxl_dvsec_ranges() failure not fatal to cxl_pci
Dan Williams
2022-04-12
1
-9
/
+18
*
cxl/pci: Add debug for DVSEC range init failures
Dan Williams
2022-04-12
1
-3
/
+10
*
cxl/mbox: Use new return_code handling
Davidlohr Bueso
2022-04-12
1
-1
/
+2
*
cxl/mbox: Improve handling of mbox_cmd hw return codes
Davidlohr Bueso
2022-04-12
1
-1
/
+1
*
cxl/pci: Use CXL_MBOX_SUCCESS to check against mbox_cmd return code
Davidlohr Bueso
2022-04-12
1
-2
/
+2
*
cxl/pci: Drop shadowed variable
Dan Williams
2022-04-08
1
-1
/
+0
*
cxl/pci: Emit device serial number
Dan Williams
2022-02-08
1
-0
/
+1
*
cxl/pci: Implement wait for media active
Ben Widawsky
2022-02-08
1
-1
/
+48
*
cxl/pci: Retrieve CXL DVSEC memory info
Ben Widawsky
2022-02-08
1
-0
/
+119
*
cxl/pci: Cache device DVSEC offset
Ben Widawsky
2022-02-08
1
-0
/
+6
*
cxl/pci: Store component register base in cxlds
Ben Widawsky
2022-02-08
1
-0
/
+11
*
cxl/pci: Rename pci.h to cxlpci.h
Dan Williams
2022-02-08
1
-1
/
+1
*
cxl/acpi: Map component registers for Root Ports
Ben Widawsky
2022-02-08
1
-52
/
+0
*
cxl: Flesh out register names
Ben Widawsky
2022-02-08
1
-7
/
+7
*
cxl/pci: Defer mailbox status checks to command timeouts
Dan Williams
2022-02-08
1
-101
/
+33
*
cxl/pci: Implement Interface Ready Timeout
Ben Widawsky
2022-02-08
1
-0
/
+35
*
cxl/memdev: Change cxl_mem to a more descriptive name
Ira Weiny
2021-11-15
1
-60
/
+60
*
cxl/pci: Use pci core's DVSEC functionality
Ben Widawsky
2021-10-29
1
-24
/
+2
*
cxl/pci: Split cxl_pci_setup_regs()
Ben Widawsky
2021-10-29
1
-36
/
+37
*
cxl/pci: Add @base to cxl_register_map
Dan Williams
2021-10-29
1
-15
/
+16
*
cxl/pci: Make more use of cxl_register_map
Ben Widawsky
2021-10-29
1
-34
/
+25
*
cxl/pci: Remove pci request/release regions
Ben Widawsky
2021-10-29
1
-5
/
+0
*
cxl/pci: Fix NULL vs ERR_PTR confusion
Dan Williams
2021-10-29
1
-1
/
+1
[next]